

# ADC08D1520 Low Power, 8-Bit, Dual 1.5 GSPS or Single 3.0 GSPS A/D Converter

# **General Description**

The ADC08D1520 is a dual, low power, high performance CMOS analog-to-digital converter that builds upon the ADC08D1500 platform. The ADC08D1520 digitizes signals to 8 bits of resolution at sample rates up to 1.7 GSPS. It has expanded features compared to the ADC08D1500, which include a test pattern output for system debug, a clock phase adjust, and selectable output demultiplexer modes. Consuming a typical 1.6 Watts in Non-Demultiplex Mode at 1.0 GSPS from a single 1.9 Volt supply, this device is guaranteed to have no missing codes over the full operating temperature range. The unique folding and interpolating architecture, the fully differential comparator design, the innovative design of the internal sample-and-hold amplifier and the self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing a high 7.4 Effective Number of Bits (ENOB) with a 748 MHz input signal and a 1.5 GHz sample rate while providing a 10<sup>-18</sup> Code Error Rate (C.E.R.) Output formatting is offset binary and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V.

Each converter has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 Demultiplexed Mode is selected, the output data rate is reduced to half the input sample rate on each bus. When Non-Demultiplexed Mode is selected, the output data rate on channels DI and DQ is at the same rate as the input sample clock. The two converters can be interleaved and used as a single 3 GSPS ADC.

The converter typically consumes less than 3.5 mW in the Power Down Mode and is available in a leaded or lead-free, 128-pin, thermally enhanced, exposed pad, LQFP and operates over the Industrial (-40°C  $\leq T_A \leq +85$ °C) temperature range.

# Features

- Single +1.9V ±0.1V Operation
- Interleave Mode for 2x Sample Rate
- Multiple ADC Synchronization Capability
- Adjustment of Input Full-Scale Range, Clock Phase, and Offset
- Choice of SDR or DDR Output Clocking
- 1:1 or 1:2 Selectable Output Demux
- Second DCLK Output
- Duty Cycle Corrected Sample Clock
- Test pattern

# **Key Specifications**

| Resolution                                      | 8 Bits                  |
|-------------------------------------------------|-------------------------|
| Max Conversion Rate                             | 1.5 GSPS (max)          |
| Code Error Rate                                 | 10 <sup>-18</sup> (typ) |
| ENOB @ 748 MHz Input                            | 7.4 Bits (typ)          |
| DNL                                             | ±0.15 LSB (typ)         |
| Power Consumption (Non-DES Mode)                |                         |
| — Operating in Non-demux Mode                   | 1.6 W (typ)             |
| <ul> <li>Operating in 1:2 Demux Mode</li> </ul> | 2.0 W (typ)             |
| — Power Down Mode                               | 3.5 mW (typ)            |
|                                                 |                         |

# Applications

- Direct RF Down Conversion
- Digital Oscilloscopes
- Satellite Set-top boxes
- Communications Systems
- Test Instrumentation

# **Ordering Information**

| Industrial Temperature Range (-40°C < T <sub>A</sub> < +85°C) | NS Package                         |  |
|---------------------------------------------------------------|------------------------------------|--|
| ADC08D1520CIYB                                                | Leaded 128-Pin Exposed Pad LQFP    |  |
| ADC08D1520CIYB/NOPB                                           | Lead-free 128-Pin Exposed Pad LQFP |  |
| ADC08D1520DEV                                                 | Development Board                  |  |



# Block Diagram





# Pin Descriptions and Equivalent Circuits

| Pin No. | Symbol                   | Equivalent Circuit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|--------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3       | OutV / SCLK              |                    | Output Voltage Amplitude and Serial Interface Clock. Tie this<br>pin logic high for normal differential DCLK and data<br>amplitude. Ground this pin for a reduced differential output<br>amplitude and reduced power consumption. See 1.1.6 The<br>LVDS Outputs. When the Extended Control Mode is<br>enabled, this pin functions as the SCLK input which clocks<br>in the serial data. See 1.2 NON-EXTENDED AND<br>EXTENDED CONTROL MODE for details on the Extended<br>Control Mode. See 1.3 THE SERIAL INTERFACE for<br>description of the serial interface.             |
| 29      | PDQ                      | GND                | Power Down Q-channel. A logic high on the PDQ pin puts only the Q-channel into the Power Down Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4       | OutEdge / DDR /<br>SDATA | SDATA              | DCLK Edge Select, Double Data Rate Enable and Serial<br>Data Input. This input sets the output edge of DCLK+ at<br>which the output data transitions. See 1.1.5.2 OutEdge and<br>Demultiplex Control Setting. When this pin is floating or<br>connected to 1/2 the supply voltage, DDR clocking is<br>enabled. When the Extended Control Mode is enabled, this<br>pin functions as the SDATA input. See 1.2 NON-EXTENDED<br>AND EXTENDED CONTROL MODE for details on the<br>Extended Control Mode. See 1.3 THE SERIAL<br>INTERFACE for description of the serial interface. |
| 15      | DCLK_RST /<br>DCLK_RST+  |                    | DCLK Reset. When single-ended DCLK_RST is selected by<br>floating or setting pin 52 logic high, a positive pulse on this<br>pin is used to reset and synchronize the DCLK outputs of<br>multiple converters. See 1.5 MULTIPLE ADC<br>SYNCHRONIZATION for detailed description. When<br>differential DCLK_RST is selected by setting pin 52 logic low<br>this pin receives the positive polarity of a differential pulse<br>signal used to reset and synchronize the DCLK outputs of<br>multiple converters.                                                                 |
| 26      | PD                       |                    | Power Down Pins. A logic high on the PD pin puts the entire device into the Power Down Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 30      | CAL                      | GND                | Calibration Cycle Initiate. A minimum t <sub>CAL_L</sub> input clock<br>cycles logic low followed by a minimum of t <sub>CAL_H</sub> input clock<br>cycles high on this pin initiates the self calibration sequence.<br>See <i>2.4.2 Calibration</i> for an overview of calibration and<br><i>2.4.2.2 On-Command Calibration</i> for a description of on-<br>command calibration. The calibration cycle may similarly be<br>initiated via the CAL bit in the Calibration register (0h).                                                                                     |

| Pin Functions        |                                                                                      |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin No.              | Symbol                                                                               | Equivalent Circuit             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 14                   | FSR/ALT_ECE/<br>DCLK_RST-                                                            | SND VA<br>50k 200k<br>S0k 8 pF | Full Scale Range Select, Alternate Extended Control Enable<br>and DCLK_RST This pin has three functions. It can<br>conditionally control the ADC full-scale voltage, enable the<br>Extended Control Mode, or become the negative polarity<br>signal of a differential pair in differential DCLK_RST mode.<br>If pin 52 is floating or at logic high and pin 41 is floating, this<br>pin can be used to set the full-scale-range or can be used as<br>an alternate Extended Control Mode enable pin. When used<br>as the FSR pin, a logic low on this pin sets the full-scale<br>differential input range to a reduced V <sub>IN</sub> input level . A logic<br>high on this pin sets the full-scale differential input range to<br>a higher V <sub>IN</sub> input level. See Converter Electrical<br>Characteristics. To enable the Extended Control Mode,<br>whereby the serial interface and control registers are<br>employed, allow this pin to float or connect it to a voltage<br>equal to V <sub>A</sub> /2. See 1.2 NON-EXTENDED AND EXTENDED<br>CONTROL MODE for information on the Extended Control<br>Mode. Note that pin 41 overrides the Extended Control Mode<br>enable of this pin. When pin 52 is held at logic low, this pin<br>acts as the DCLK_RST- pin. When in differential DCLK_RST<br>mode, there is no pin-controlled FSR and the full-scale-range<br>is defaulted to the higher V <sub>IN</sub> input level. |  |  |  |  |
| 127                  | CalDly/DES/SCS                                                                       | 50k<br>GND                     | Calibration Delay, Dual Edge Sampling and Serial Interface<br>Chip Select. In non-extended control mode, this pin functions<br>as the Calibration Delay select. A logic high or low the<br>number of input clock cycles after power up before<br>calibration begins (See <i>1.1.1 Calibration</i> ). When this pin is<br>floating or connected to a voltage equal to $V_A/2$ , DES (Dual<br>Edge Sampling) Mode is selected where the I-channel is<br>sampled at twice the input clock rate and the Q-channel is<br>ignored. See <i>1.1.5.1 Dual-Edge Sampling</i> . In extended<br>control mode, this pin acts as the enable pin for the serial<br>interface input and the CalDly value becomes "0" (short<br>delay with no provision for a long power-up calibration delay).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 18<br>19             | CLK+<br>CLK-                                                                         |                                | Differential clock input pins for the ADC. The differential clock signal must be a.c. coupled to these pins. The input signal is sampled on the falling edge of CLK+. See <i>1.1.2 Acquiring the Input</i> for a description of acquiring the input and <i>2.3 THE CLOCK INPUTS</i> for an overview of the clock inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 10<br>11<br>22<br>23 | V <sub>IN</sub> I-<br>V <sub>IN</sub> I+<br>V <sub>IN</sub> Q+<br>V <sub>IN</sub> Q- | AGND                           | Analog signal inputs to the ADC. The differential full-scale input range of this input is programmable using the FSR pin 14 in Non-Extended Control Mode and the Input Full-Scale Voltage Adjust register in the Extended Control Mode. Refer to the $V_{IN}$ specification in the Converter Electrical Characteristics for the full-scale input range in the Non-Extended Control Mode. Refer to <i>1.4 REGISTER DESCRIPTION</i> for the full-scale input range in the Extended Control Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

|   | <u> </u>     |  |
|---|--------------|--|
|   | 2            |  |
|   | <b>Ω</b>     |  |
|   |              |  |
| 1 |              |  |
|   | Ø            |  |
|   | 0            |  |
| ( | $\mathbf{C}$ |  |
| 1 | Õ            |  |
|   | ◄            |  |
|   | -            |  |

| Pin No. Symbol Equivalent Circuit Description |                      |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------|----------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7                                             | V <sub>CMO</sub>     | VA<br>200k<br>200k<br>Enable AC<br>Coupling | Common Mode Voltage. This pin is the common mode output in d.c. coupling mode and also serves as the a.c. coupling mode select pin. When d.c. coupling is used at the analog inputs, the voltage output at this pin is required to be the common mode input voltage at $V_{IN}$ + and $V_{IN}$ When a.c. coupling is used, this pin should be grounded. This pin is capable of sourcing or sinking 100 µA. See <i>2.2 THE ANALOG INPUT</i> .                                                                                                                                                                                                                                            |  |  |
| 31                                            | $V_{BG}$             | ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓       | Bandgap output voltage. This pin is capable of sourcing or sinking 100 $\mu$ A and can drive a load up to 80 pF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 126                                           | CalRun               |                                             | Calibration Running indication. This pin is at a logic high when calibration is running.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 32                                            | R <sub>EXT</sub>     | GND VA                                      | External bias resistor connection. Nominal value is 3.3 k $\Omega$ (±0.1%) to ground. See <i>1.1.1 Calibration</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 34<br>35                                      | Tdiode_P<br>Tdiode_N | Tdiode_P                                    | Temperature Diode Positive (Anode) and Negative (Cathode). This pin is used for die temperature measurements. See <i>2.6.2 Thermal Management</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 41                                            | ECE                  | GND                                         | Extended Control Enable. This pin always enables or<br>disables Extended Control Mode. When this pin is set logi-<br>high, the Extended Control Mode is inactive and all contro<br>of the device must be through control pins only . When it is<br>set logic low, the Extended Control Mode is active. This pi<br>overrides the Extended Control Enable signal set using pir<br>14.                                                                                                                                                                                                                                                                                                     |  |  |
| 52                                            | DRST_SEL             |                                             | DCLK_RST select. This pin selects whether the DCLK is<br>reset using a single-ended or differential signal. When this<br>pin is floating or logic high, the DCLK_RST operation is<br>single-ended and pin 14 functions as FSR/ALT_ECE. Whe<br>this pin is logic low, the DCLK_RST operation becomes<br>differential with functionality on pin 15 (DCLK_RST+) and pi<br>14 (DCLK_RST-). When in differential DCLK_RST mode,<br>there is no pin-controlled FSR and the full-scale-range is<br>defaulted to the higher V <sub>IN</sub> input level. When pin 41 is set<br>logic low, the Extended Control Mode is active and the Full<br>Scale Voltage Adjust registers can be programmed. |  |  |

| in No.             | Symbol                         | Equivalent Circuit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------|--------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 / 78             | DI7- / DQ7-                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4 / 77             | DI7+ / DQ7+                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5 / 76             | DI6– / DQ6–                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6 / 75             | DI6+ / DQ6+                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9 / 72             | DI5– / DQ5–                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0 / 71             | DI5+ / DQ5+                    |                    | I- and Q-channel LVDS Data Outputs that are not delayed in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1 / 70             | DI4– / DQ4–                    |                    | the output demultiplexer. Compared with the DId and DQd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2 / 69             | DI4+ / DQ4+                    |                    | outputs, these outputs represent the later time samples.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3 / 68             | DI3– / DQ3–                    |                    | These outputs should always be terminated with a $100\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4 / 67             | DI3+ / DQ3+                    |                    | differential resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5 / 66             | DI2- / DQ2-                    |                    | In Non-demultiplexed Mode, only these outputs are active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6 / 65             | DI2+ / DQ2+                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 00/61              | DI1-/DQ1-                      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 01/60              | DI1+ / DQ1+                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 02/59              | DI0- / DQ0-                    | V <sub>DR</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| )3 / 58            | DI0+ / DQ0+                    | <u> </u>           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| )4 / 57            | DId7– / DQd7–                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| )5 / 56            | DId7+ / DQd7+                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 06 / 55            | DId6– / DQd6–                  | ┍┼╺╋╌┠┓            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 07 / 54            | DId6+ / DQd6+                  | ╷┥╁╴╁┕╖            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1/50               | DId5- / DQd5-                  | ╶╺┙┑╿ ╹┍┥┕╺╷       | I- and Q-channel LVDS Data Outputs that are delayed by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 12/49              | DId5+ / DQd5+                  |                    | one CLK cycle in the output demultiplexer. Compared with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13/48              | DId4-/DQd4-                    |                    | the DI and DQ outputs, these outputs represent the earlier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14/47              | DId4+ / DQd4+                  |                    | time sample. These outputs should always be terminated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 15/46              | DId3-/DQd3-                    |                    | with a 100 $\Omega$ differential resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16/45              | DId3+ / DQd3+                  |                    | In Non-demultiplexed Mode, these outputs are disabled and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17 / 44<br>18 / 43 | DId2- / DQd2-<br>DId2+ / DQd2+ |                    | are high impedance. When disabled, these outputs must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 22 / 39            | DId2+ / DQd2+<br>DId1- / DQd1- |                    | left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 23 / 38            | DId1= / DQd1=<br>DId1+ / DQd1+ | <b>Ó</b><br>DR GND |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 24 / 37            | DId0- / DQd0-                  | DI GIU             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 25 / 36            | DId0+ / DQd0+                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 79<br>80           | OR+/DCLK2+<br>OR-/DCLK2-       |                    | Out Of Range, second Data Clock output. When functioning<br>as OR+/-, a differential high at these pins indicates that the<br>differential input is out of range (outside the range ±V <sub>IN</sub> /2 as<br>programmed by the FSR pin in Non-extended Control Mode<br>or the Input Full-Scale Voltage Adjust register setting in the<br>Extended Control Mode). This single out of range indication<br>is for both the I- and Q-channels, unless PDQ is asserted, in<br>which case it only applies to the I-channel input. When<br>functioning as DCLK2+/-, DCLK2 is the exact replica of<br>DCLK and outputs the same signal at the same rate. The<br>functionality of these pins is selectable in Extended Control<br>Mode only; default is OR+/ |



| Pin Function<br>Pin No.                           | s<br>Symbol     | Equivalent Circuit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------|-----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81<br>82                                          | DCLK-<br>DCLK+  |                    | Data Clock. Differential Clock outputs used to latch the<br>output data. Delayed and non-delayed data outputs are<br>supplied synchronously to this signal. In 1:2 Demux Mode,<br>this signal is at 1/2 the input clock rate in SDR mode and a<br>1/4 the input clock rate in the DDR mode. In the Non-demu<br>Mode, DCLK can only be in DDR mode and is at 1/2 the input<br>clock rate. By default, the DCLK outputs are not active durin<br>the termination resistor trim section of the calibration cycle<br>If a system requires DCLK to run continuously during a<br>calibration cycle, the termination resistor trim portion of the<br>cycle can be disabled by setting the Resistor Trim Disable<br>(RTD) bit to logic high in the Extended Configuration<br>Register. This disables all subsequent termination resistor<br>trims after the initial trim which occurs during power-on<br>calibration. This output is not recommended as a system<br>clock unless the resistor trim is disabled. |
| 2, 5, 8, 13,<br>16, 17, 20,<br>25, 28, 33,<br>128 | V <sub>A</sub>  |                    | Analog power supply pins. Bypass these pins to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 40, 51, 62,<br>73, 88, 99,<br>110, 121            | V <sub>DR</sub> |                    | Output Driver power supply pins. Bypass these pins to DR GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1, 6, 9, 12,<br>21, 24, 27                        | GND             |                    | Ground return for V <sub>A</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 42, 53, 64,<br>74, 87, 97,<br>108, 119            | DR GND          |                    | Ground return for V <sub>DR</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 63, 98, 109,<br>120                               | NC              |                    | No Connection. Make no connection to these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# **Absolute Maximum Ratings**

#### (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>A</sub> , V <sub>DR</sub> ) | 2.2V                              |
|----------------------------------------------------|-----------------------------------|
| Supply Difference                                  |                                   |
| V <sub>DR</sub> - V <sub>A</sub>                   | 0V to 100 mV                      |
| Voltage on Any Input Pin                           | –0.15V to (V <sub>A</sub> +0.15V) |
| Ground Difference                                  |                                   |
| IGND - DR GNDI                                     | 0V to 100 mV                      |
| Input Current at Any Pin (Note 3)                  | ±25 mA                            |
| Package Input Current (Note 3)                     | ±50 mA                            |
| Power Dissipation at $T_A \le 85^{\circ}C$         | 2.35 W                            |
| ESD Susceptibility (Note 4)                        |                                   |
| Human Body Model                                   | 2500V                             |
| Machine Model                                      | 250V                              |
| Charged Device Model                               | 1000V                             |
| Storage Temperature                                | -65°C to +150°C                   |

# Operating Ratings (Notes 1, 2)

| Ambient Temperature Range                                                       | –40°C ≤ T <sub>A</sub> ≤ +85°C             |
|---------------------------------------------------------------------------------|--------------------------------------------|
| Supply Voltage (V <sub>A</sub> )                                                | +1.8V to +2.0V                             |
| Driver Supply Voltage (V <sub>DR</sub> )                                        | +1.8V to V <sub>A</sub>                    |
| Analog Input Common Mode Voltage                                                | V <sub>CMO</sub> ±50 mV                    |
| V <sub>IN</sub> +, V <sub>IN</sub> - Voltage Range<br>(Maintaining Common Mode) | 200mV to V <sub>A</sub>                    |
| Ground Difference<br>(IGND - DR GNDI)                                           | ٥V                                         |
| CLK Pins Voltage Range                                                          | 0V to V <sub>A</sub>                       |
| Differential CLK Amplitude                                                      | 0.4V <sub>P-P</sub> to 2.0V <sub>P-P</sub> |

### Package Thermal Resistance

| Package                       | θ <sub>JA</sub> | θ <sub>JC</sub><br>Top of<br>Package | θ <sub>JC</sub><br>Thermal<br>Pad |
|-------------------------------|-----------------|--------------------------------------|-----------------------------------|
| 128-Lead,<br>Exposed Pad LQFP | 26°C / W        | 10°C / W                             | 2.8°C / W                         |

Soldering process must comply with National Semiconductor's Reflow Temperature Profile specifications. Refer to www.national.com/packaging. (Note 5)

# **Converter Electrical Characteristics**

The following specifications apply after calibration for  $V_A = V_{DR} = +1.9V$ ; OutV = 1.9V;  $V_{IN}$  FSR (a.c. coupled) = differential 870 mV<sub>P-P</sub>;  $C_L = 10 \text{ pF}$ ; Differential, a.c. coupled Sine Wave Input Clock,  $f_{CLK} = 1.5 \text{ GHz}$  at 0.5  $V_{P-P}$  with 50% duty cycle;  $V_{BG}$  = Floating; Non-extended Control Mode; SDR Mode;  $R_{EXT} = 3300 \Omega \pm 0.1\%$ ; Analog Signal Source Impedance = 100  $\Omega$  Differential; 1:2 Demultiplex Mode; Duty Cycle Stabilizer on. **Boldface limits apply for T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**. All other limits T<sub>A</sub> = 25°C, unless otherwise noted. (Notes 6, 7, 16)

| Symbol               | Parameter                            | Conditions                                                | Typical<br>(Note 8) | Limits<br>(Note 8) | Units<br>(Limits) |
|----------------------|--------------------------------------|-----------------------------------------------------------|---------------------|--------------------|-------------------|
| STATIC CO            | NVERTER CHARACTERISTICS              |                                                           |                     |                    | •                 |
| INL                  | Integral Non-Linearity<br>(Best fit) | DC Coupled, 1 MHz Sine Wave Over-<br>ranged               | ±0.3                | ±0.9               | LSB (max)         |
| DNL                  | Differential Non-Linearity           | DC Coupled, 1 MHz Sine Wave Over-<br>ranged               | ±0.15               | ±0.6               | LSB (max)         |
|                      | Resolution with No Missing Codes     |                                                           |                     | 8                  | Bits              |
| V <sub>OFF</sub>     | Offset Error                         |                                                           | -0.75               |                    | LSB               |
| V <sub>OFF</sub> ADJ | Input Offset Adjustment Range        | Extended Control Mode                                     | ±45                 |                    | mV                |
| PFSE                 | Positive Full-Scale Error            | (Note 9)                                                  |                     | ±25                | mV (max)          |
| NFSE                 | Negative Full-Scale Error            | (Note 9)                                                  |                     | ±25                | mV (max)          |
| FS_ADJ               | Full-Scale Adjustment Range          | Extended Control Mode                                     | ±20                 | ±15                | %FS               |
| 1:2 DEMUX            | NON-DES MODE, DYNAMIC CO             | DNVERTER CHARACTERISTICS; F <sub>CLK</sub> =              | 1.5 GHZ             |                    |                   |
| FPBW                 | Full Power Bandwidth                 | Non-DES Mode                                              | 2.0                 |                    | GHz               |
| C.E.R.               | Code Error Rate                      |                                                           | 10 <sup>-18</sup>   |                    | Error/Sample      |
|                      |                                      | d.c. to 748 MHz                                           | ±0.5                |                    | dBFS              |
|                      | Gain Flatness                        | d.c. to 1.5 GHz                                           | ±1.0                |                    | dBFS              |
|                      |                                      | f <sub>IN</sub> = 373 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 7.4                 | 6.8                | Bits (min)        |
| ENOB                 | Effective Number of Bits             | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 7.4                 |                    | Bits              |
|                      | Signal-to-Noise Plus Distortion      | f <sub>IN</sub> = 373 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 46.5                | 42.5               | dB (min)          |
| SINAD                | Ratio                                | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 46.4                |                    | dB                |
| <u>end</u>           | Signal to Naisa Datio                | f <sub>IN</sub> = 373 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 46.8                | 44.0               | dB (min)          |
| SNR                  | Signal-to-Noise Ratio                | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB | 47                  |                    | dB                |

| Symbol           | Parameter                                | Conditions                                                       | Typical<br>(Note 8) | Limits<br>(Note 8)      | Units<br>(Limits)      |
|------------------|------------------------------------------|------------------------------------------------------------------|---------------------|-------------------------|------------------------|
|                  |                                          | f <sub>IN</sub> = 373 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -58                 | -47.5                   | dB (max)               |
| THD              | Total Harmonic Distortion                | $f_{IN} = 748 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | -55                 |                         | dB                     |
|                  |                                          | $f_{IN} = 373 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | -65                 |                         | dB                     |
| 2nd Harm         | Second Harmonic Distortion               | $f_{IN} = 748 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | -59                 |                         | dB                     |
|                  |                                          | $f_{IN} = 373 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | -58                 |                         | dB                     |
| 3rd Harm         | Third Harmonic Distortion                | $f_{IN} = 748 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | -58                 |                         | dB                     |
|                  |                                          | $f_{IN} = 373 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | 58                  | 47.5                    | dB (min)               |
| SFDR             | Spurious-Free Dynamic Range              | $f_{IN} = 748 \text{ MHz}, V_{IN} = FSR - 0.5 \text{ dB}$        | 55                  | 47.5                    | dB (IIIII)             |
|                  |                                          | $f_{IN1} = 365 \text{ MHz}, V_{IN} = FSR - 7 \text{ dB}$         |                     |                         |                        |
| IMD              | Intermodulation Distortion               | $f_{IN2} = 375 \text{ MHz}, V_{IN} = FSR - 7 \text{ dB}$         | -50                 |                         | dB                     |
|                  |                                          | $(V_{IN}+) - (V_{IN}-) > +$ Full Scale                           |                     | 255                     |                        |
|                  | Out of Range Output Code                 |                                                                  |                     | 255                     |                        |
|                  |                                          | $(V_{IN}+) - (V_{IN}-) < -$ Full Scale                           | 1.0117              | 0                       |                        |
| NON-DEMU         | T NON-DES MODE, DYNAMIC (                | CONVERTER CHARACTERISTICS; F <sub>CLI</sub>                      | 1 1                 |                         |                        |
| ENOB             | Effective Number of Bits                 | $f_{IN} = 248 \text{ MHz}, V_{IN} = \text{FSR} - 0.5 \text{ dB}$ | 7.3                 |                         | Bits                   |
|                  |                                          | $f_{IN} = 498 \text{ MHz}, V_{IN} = \text{FSR} - 0.5 \text{ dB}$ | 7.3                 |                         | Bits                   |
| SINAD            | Signal to Noise Plus Distortion          | $f_{IN} = 248 \text{ MHz}, V_{IN} = \text{FSR} - 0.5 \text{ dB}$ | 45.7                |                         | dB                     |
|                  | Ratio                                    | $f_{IN} = 498 \text{ MHz}, V_{IN} = \text{FSR} - 0.5 \text{ dB}$ | 45.7                |                         | dB                     |
| SNR SNR          | Signal to Noise Ratio                    | $f_{IN} = 248 \text{ MHz}, V_{IN} = \text{FSR} - 0.5 \text{ dB}$ | 46                  |                         | dB                     |
|                  |                                          | f <sub>IN</sub> = 498 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 46                  |                         | dB                     |
| тно т            | Total Harmonic Distortion                | f <sub>IN</sub> = 248 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -57                 |                         | dB                     |
|                  |                                          | f <sub>IN</sub> = 498 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -57                 |                         | dB                     |
| 2nd Harm         | Second Harmonic Distortion               | f <sub>IN</sub> = 248 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -63                 |                         | dB                     |
|                  |                                          | f <sub>IN</sub> = 498 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -63                 |                         | dB                     |
| 3rd Harm         | Third Harmonic Distortion                | f <sub>IN</sub> = 248 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -64                 |                         | dB                     |
| ora marm         |                                          | f <sub>IN</sub> = 498 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -64                 |                         | dB                     |
| SFDR             | Spurious Free Dynamic Range              | f <sub>IN</sub> = 248 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 57                  |                         | dB                     |
| 51 DH            | Spundus i ree Dynamic Hange              | f <sub>IN</sub> = 498 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 57                  |                         | dB                     |
| 1:4 DEMUX        | DES MODE, DYNAMIC CONVE                  | RTER CHARACTERISTICS; F <sub>CLK</sub> = 1.5 (                   | GHZ                 |                         |                        |
| FPBW             | Full Power Bandwidth                     | DES Mode                                                         | 1.3                 |                         | GHz                    |
| ENOB             | Effective Number of Bits                 | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 7.0                 |                         | Bits                   |
| SINAD            | Signal to Noise Plus Distortion<br>Ratio | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 44                  |                         | dB                     |
| SNR              | Signal to Noise Ratio                    | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 46.3                |                         | dB                     |
| THD              | Total Harmonic Distortion                | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -47                 |                         | dB                     |
| 2nd Harm         | Second Harmonic Distortion               | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -55                 |                         | dB                     |
| 3rd Harm         | Third Harmonic Distortion                | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | -64                 |                         | dB                     |
| SFDR             | Spurious Free Dynamic Range              | f <sub>IN</sub> = 748 MHz, V <sub>IN</sub> = FSR – 0.5 dB        | 47                  |                         | dB                     |
| ANALOG IN        | PUT AND REFERENCE CHARA                  |                                                                  |                     |                         | <u>.</u>               |
| V <sub>IN</sub>  |                                          |                                                                  |                     | 590                     | mV <sub>P-P</sub> (min |
|                  | Full Scale Analog Differential           | FSR pin 14 Low                                                   | 650                 | 730                     | mV <sub>P-P</sub> (max |
|                  | Input Range                              |                                                                  |                     | 800                     | mV <sub>P-P</sub> (min |
|                  |                                          | FSR pin 14 High                                                  | 870                 | 940                     | mV <sub>P-P</sub> (max |
| .,               |                                          |                                                                  |                     | V <sub>CMO</sub> – 0.05 | V (min)                |
| V <sub>CMI</sub> | Common Mode Input Voltage                |                                                                  | V <sub>CMO</sub>    | V <sub>CMO</sub> + 0.05 | V (max)                |

| Symbol                            | Parameter                                                        | Conditions                                                   | Typical<br>(Note 8) | Limits<br>(Note 8)    | Units<br>(Limits)                                |
|-----------------------------------|------------------------------------------------------------------|--------------------------------------------------------------|---------------------|-----------------------|--------------------------------------------------|
|                                   | Analog Input Capacitance,                                        | Differential                                                 | 0.02                | · · · ·               | pF                                               |
| Sin                               | Normal operation<br>(Notes 10, 11)                               | Each input pin to ground                                     | 1.6                 |                       | pF                                               |
| IN                                | Analog Input Capacitance,                                        | Differential                                                 | 0.08                |                       | pF                                               |
|                                   | DES Mode (Notes 10, 11)                                          | Each input pin to ground                                     | 2.2                 |                       | pF                                               |
| R <sub>IN</sub>                   | Differential Input Resistance                                    |                                                              | 100                 | 94<br>106             | $\Omega$ (min)                                   |
|                                   | UTPUT CHARACTERISTICS                                            |                                                              |                     | 100                   | Ω (max)                                          |
| смо                               | Common Mode Output Voltage                                       | I <sub>CMO</sub> = ±100 μA                                   | 1.26                | 0.95<br>1.45          | V (min)<br>V (max)                               |
| C V <sub>CMO</sub>                | Common Mode Output Voltage<br>Temperature Coefficient            | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                | 118                 |                       | ppm/°C                                           |
|                                   | V <sub>CMO</sub> input threshold to set D.C.                     | V <sub>A</sub> = 1.8V                                        | 0.60                |                       | V                                                |
| CMO_LVL                           | Coupling mode                                                    | $V_A = 2.0V$                                                 | 0.66                |                       | V                                                |
| LOAD V <sub>CMO</sub>             | Maximum V <sub>CMO</sub> Load<br>Capacitance                     |                                                              |                     | 80                    | pF                                               |
| / <sub>BG</sub>                   | Bandgap Reference Output<br>Voltage                              | I <sub>BG</sub> = ±100 μA                                    | 1.26                | 1.20<br>1.33          | V (min)<br>V (max)                               |
| FC V <sub>BG</sub>                | Bandgap Reference Voltage<br>Temperature Coefficient             | $T_A = -40^{\circ}C$ to +85°C,<br>$I_{BG} = \pm 100 \ \mu A$ | 28                  |                       | ppm/°C                                           |
| C <sub>LOAD</sub> V <sub>BG</sub> | Maximum Bandgap Reference<br>load Capacitance                    |                                                              |                     | 80                    | pF                                               |
| CHANNEL-T                         | O-CHANNEL CHARACTERISTI                                          | CS                                                           | ĮĮ                  |                       | ł                                                |
|                                   | Offset Match                                                     |                                                              | 1                   |                       | LSB                                              |
|                                   | Positive Full-Scale Match                                        | Zero offset selected in Control Register                     | 1                   |                       | LSB                                              |
|                                   | Negative Full-Scale Match                                        | Zero offset selected in Control Register                     | 1                   |                       | LSB                                              |
|                                   | Phase Matching (I, Q)                                            | f <sub>IN</sub> = 1.5 GHz                                    | < 1                 |                       | Degree                                           |
| -TALK                             | Crosstalk from I-channel<br>(Aggressor) to Q-channel<br>(Victim) | Aggressor = 867 MHz F.S.<br>Victim = 100 MHz F.S.            | -65                 |                       | dB                                               |
| K-TALK                            | Crosstalk from Q-channel<br>(Aggressor) to I-channel<br>(Victim) | Aggressor = 867 MHz F.S.<br>Victim = 100 MHz F.S.            | -65                 |                       | dB                                               |
| VDS CLK I                         | NPUT CHARACTERISTICS (Typ                                        | bical specs also apply to DCLK_RST)                          |                     |                       |                                                  |
|                                   |                                                                  | Sine Wave Clock                                              | 0.6                 | 0.4<br>2.0            | V <sub>P-P</sub> (min)<br>V <sub>P-P</sub> (max) |
| / <sub>ID</sub>                   | Differential Clock Input Level                                   | Square Wave Clock                                            | 0.6                 | 0.4 2.0               | V <sub>P-P</sub> (min)<br>V <sub>P-P</sub> (max) |
| / <sub>OSI</sub>                  | Input Offset Voltage                                             |                                                              | 1.2                 | 2.0                   | V <sub>P-P</sub> (max)                           |
|                                   | Input Capacitance                                                | Differential                                                 | 0.02                |                       | pF                                               |
| ŶIN                               | (Notes 10, 11)                                                   | Each input to ground                                         | 1.5                 |                       | pF                                               |
| IGITAL CO                         | NTROL PIN CHARACTERISTIC                                         | ·                                                            |                     |                       | I "'                                             |
| н                                 | Logic High Input Voltage                                         | OutV, DCLK_RST, PD, PDQ, CAL, ECE,<br>DRST_SEL               |                     | 0.69 x V <sub>A</sub> | V (min)                                          |
| 111                               |                                                                  | OutEdge, FSR, CalDly                                         |                     | 0.79 x V <sub>A</sub> | V (min)                                          |
|                                   |                                                                  | OutV, DCLK_RST, PD, PDQ, CAL                                 |                     | 0.28 x V <sub>A</sub> | V (max)                                          |
| ΊL                                | Logic Low Input Voltage                                          | OutEdge, FSR, CalDly, ECE, DRST_SEL                          |                     | 0.21 x V <sub>A</sub> | V (max)                                          |
| C <sub>IN</sub>                   | Input Capacitance<br>(Notes 11, 13)                              | Each input to ground                                         | 1.2                 | ~ ^                   | pF                                               |

| Symbol               | Parameter                                            | Conditions                                                                                                                                                     | Typical<br>(Note 8)  | Limits<br>(Note 8) | Units<br>(Limits)                                  |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|----------------------------------------------------|
| DIGITAL OL           | JTPUT CHARACTERISTICS                                |                                                                                                                                                                |                      | , ,                | 1                                                  |
|                      | LVDS Differential Output                             | Measured differentially, $OutV = V_A$ ,<br>$V_{BG} = Floating (Note 15)$                                                                                       | 740                  | 480<br>950         | mV <sub>P-P</sub> (min)<br>mV <sub>P-P</sub> (max) |
| V <sub>OD</sub>      | Voltage                                              | Measured differentially, OutV = GND, V <sub>BG</sub><br>= Floating (Note 15)                                                                                   | 560                  | 320<br>720         | mV <sub>P-P</sub> (min)<br>mV <sub>P-P</sub> (max  |
| ΔV <sub>O DIFF</sub> | Change in LVDS Output Swing<br>Between Logic Levels  |                                                                                                                                                                | ±1                   |                    | mV                                                 |
|                      | Output Offset Voltage                                | V <sub>BG</sub> = Floating                                                                                                                                     | 800                  |                    | mV                                                 |
| V <sub>os</sub>      | See Figure 1                                         | V <sub>BG</sub> = V <sub>A</sub> (Note 15)                                                                                                                     | 1175                 |                    | mV                                                 |
| ΔV <sub>OS</sub>     | Output Offset Voltage Change<br>Between Logic Levels | veen Logic Levels                                                                                                                                              |                      |                    | mV                                                 |
| I <sub>os</sub>      | Output Short Circuit Current                         | Output+ and Output-<br>connected to 0.8V                                                                                                                       | ±4                   |                    | mA                                                 |
| Z <sub>O</sub>       | Differential Output Impedance                        |                                                                                                                                                                | 100                  |                    | Ohms                                               |
| V <sub>OH</sub>      | CalRun H level output                                | I <sub>OH</sub> = -400 μA (Note 12)                                                                                                                            | 1.65                 | 1.5                | V                                                  |
| V <sub>OL</sub>      | CalRun L level output                                | I <sub>OH</sub> = 400 μA (Note 12)                                                                                                                             | 0.15                 | 0.3                | V                                                  |
|                      | PPLY CHARACTERISTICS (NOI                            |                                                                                                                                                                | II                   |                    | -                                                  |
| I <sub>A</sub>       | Analog Supply Current                                | <b>1:2 Demux Mode;</b> $f_{CLK} = 1.5 \text{ GHz}$<br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High<br>Non domux Mode; $f_{CLK} = 1.0 \text{ GHz}$ | 818<br>561<br>1.9    | 930<br>640         | mA (max)<br>mA (max)<br>mA                         |
|                      |                                                      | Non-demux Mode; f <sub>CLK</sub> = 1.0 GHz<br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High                                                        | 712<br>464<br>1.5    | 803<br>530         | mA (max)<br>mA (max)<br>mA                         |
| l                    |                                                      | <b>1:2 Demux Mode;</b> $f_{CLK} = 1.5 \text{ GHz}$<br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High                                                | 225<br>123<br>0.074  | 305<br>166         | mA (max)<br>mA (max)<br>mA                         |
| I <sub>DR</sub>      | Output Driver Supply Current                         | Non-demux Mode; $f_{CLK} = 1.0 \text{ GHz}$<br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High                                                       | 136<br>83.5<br>0.047 | 212<br>120         | mA (max)<br>mA (max)<br>mA                         |
| P <sub>D</sub>       | Power Consumption                                    | <b>1:2 Demux Mode; f<sub>CLK</sub> = 1.5 GHz</b><br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High                                                  | 2.0<br>1.3<br>3.8    | 2.35<br>1.53       | W (max)<br>W (max)<br>mW                           |
|                      |                                                      | Non-demux Mode; f <sub>CLK</sub> = 1.0 GHz<br>PD = PDQ = Low<br>PD = Low, PDQ = High<br>PD = PDQ = High                                                        | 1.6<br>1.04<br>2.76  | 1.92<br>1.235      | W (max)<br>W (max)<br>mW                           |
| PSRR1                | D.C. Power Supply Rejection<br>Ratio                 | Change in Full Scale Error with change in $V_A$ from 1.8V to 2.0V                                                                                              | -30                  |                    | dB                                                 |

| Symbol                             | Parameter                                                              | Con                                                                    | ditions                 | Typical<br>(Note 8) | Limits<br>(Note 8) | Units<br>(Limits)          |
|------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------|---------------------|--------------------|----------------------------|
| A.C. ELECT                         | RICAL CHARACTERISTICS                                                  | I                                                                      |                         |                     | . ,                | - <b>I</b>                 |
|                                    | Maximum Innut Clask                                                    | Demux Mode (DES                                                        | or Non-DES Mode)        | 1.7                 | 1.5                | GHz (max)                  |
| f <sub>CLK (max)</sub>             | Maximum Input Clock<br>Frequency                                       | Non-Demux Mode (I<br>Mode)                                             | DES or Non-DES          |                     | 1.0                | GHz (max)                  |
|                                    | Minimum Input Clock                                                    | 1:2 Demux Non-DES                                                      | S Mode                  | 200                 |                    | MHz                        |
| CLK (min)                          | Frequency                                                              | 1:4 Demux DES Mo                                                       | de                      | 500                 |                    | MHz                        |
|                                    | Input Clock Duty Cycle                                                 | $f_{CLK(min)} \le f_{CLK} \le 1.5$<br>(Note 12)                        | 50                      | 20<br>80            | % (min)<br>% (max) |                            |
| t <sub>CL</sub>                    | Input Clock Low Time                                                   | (Note 11)                                                              |                         | 333                 | 133                | ps (min)                   |
| t <sub>CH</sub>                    | Input Clock High Time                                                  | (Note 11)                                                              |                         | 333                 | 133                | ps (min)                   |
| Сп                                 | DCLK Duty Cycle                                                        | (Note 11)                                                              |                         | 50                  | 45                 | % (min)<br>% (max)         |
| taa                                | Setup Time DCLK_RST±                                                   | (Note 12)                                                              |                         | 90                  |                    |                            |
| t <sub>SR</sub><br>t <sub>HR</sub> | Hold Time DCLK_RST±                                                    |                                                                        |                         | 30                  |                    | ps<br>ps                   |
| чня<br>t <sub>PWR</sub>            | Pulse Width DCLK_RST±                                                  | (Note 12)<br>(Note 11)                                                 |                         | 50                  | 4                  | Input Clock<br>Cycles (min |
| t <sub>LHT</sub>                   | Differential Low-to-High<br>Transition Time                            | 10% to 90%, C <sub>L</sub> = 2.5 pF                                    |                         | 150                 |                    | ps                         |
| t <sub>HLT</sub>                   | Differential High-to-Low<br>Transition Time                            | 10% to 90%, C <sub>L</sub> = 2.                                        | 150                     |                     | ps                 |                            |
| t <sub>osk</sub>                   | DCLK-to-Data Output Skew                                               | 50% of DCLK transit<br>transition, SDR Mod<br>and DDR Mode, 0° I       | ±50                     |                     | ps (max)           |                            |
| t <sub>SU</sub>                    | Data-to-DCLK Set-Up Time                                               | DDR Mode, 90° DCI                                                      |                         | 400                 |                    | ps                         |
| t <sub>H</sub>                     | DCLK-to-Data Hold Time                                                 | DDR Mode, 90° DCI                                                      | , ,                     | 560                 |                    | ps                         |
| t <sub>AD</sub>                    | Sampling (Aperture) Delay                                              | Input CLK+ Fall to A                                                   | , ,                     | 1.6                 |                    | ns                         |
| t <sub>AJ</sub>                    | Aperture Jitter                                                        |                                                                        |                         | 0.4                 |                    | ps (rms)                   |
| t <sub>od</sub>                    | Input Clock-to Data Output<br>Delay (in addition to Pipeline<br>Delay) | 50% of Input Clock tr<br>transition                                    | ansition to 50% of Data | 4.0                 |                    | ns                         |
|                                    |                                                                        | DI Outputs                                                             |                         |                     | 13                 |                            |
|                                    |                                                                        | DId Outputs                                                            |                         |                     | 14                 | -1                         |
|                                    | Pipeline Delay (Latency) in 1:2                                        |                                                                        | Non-DES Mode            |                     | 13                 | Input Clock                |
|                                    | Demux Mode                                                             | DQ Outputs                                                             | DES Mode                |                     | 13.5               | Cycles                     |
|                                    | (Notes 11, 14)                                                         |                                                                        | Non-DES Mode            |                     | 14                 | $\neg$                     |
|                                    |                                                                        | DQd Outputs                                                            | DES Mode                |                     | 14.5               | 7                          |
|                                    | Pipeline Delay (Latency) in                                            | DI Outputs                                                             | - I                     |                     | 13                 | 1                          |
|                                    | Non-Demux Mode                                                         |                                                                        | Non-DES Mode            |                     | 13                 | Input Clock                |
|                                    | (Notes 11, 14)                                                         | DQ Outputs                                                             | DES Mode                |                     | 13.5               | Cycles                     |
|                                    | Over Range Recovery Time                                               | Differential $V_{IN}$ step from ±1.2V to 0V to get accurate conversion |                         | 1                   |                    | Input Clock<br>Cycle       |
| +                                  | PD low to Rated Accuracy                                               | Non-DES Mode (No                                                       | te 11)                  | 500                 |                    | ns                         |
| t <sub>wu</sub>                    | Conversion (Wake-Up Time)                                              | DES Mode (Note 11                                                      | )                       | 1                   |                    | μs                         |
| f <sub>SCLK</sub>                  | Serial Clock Frequency                                                 | (Note 11)                                                              |                         | 15                  |                    | MHz                        |
| t <sub>ssu</sub>                   | Serial Data to Serial Clock<br>Rising Setup Time                       | (Note 11)                                                              |                         | 2.5                 |                    | ns (min)                   |
| t <sub>sH</sub>                    | Serial Data to Serial Clock<br>Rising Hold Time                        | (Note 11)                                                              |                         | 1                   |                    | ns (min)                   |
| t <sub>scs</sub>                   | CS to Serial Clock Rising Setup<br>Time                                |                                                                        |                         | 2.5                 |                    | ns                         |

| Symbol              | Parameter                                    | Conditions                                                                     | Typical<br>(Note 8)   | Limits<br>(Note 8) | Units<br>(Limits)    |
|---------------------|----------------------------------------------|--------------------------------------------------------------------------------|-----------------------|--------------------|----------------------|
| t <sub>HCS</sub>    | CS to Serial Clock Falling Hold         Time |                                                                                | 1.5                   |                    | ns                   |
|                     | Serial Clock Low Time                        |                                                                                |                       | 30                 | ns (min)             |
|                     | Serial Clock High Time                       |                                                                                |                       | 30                 | ns (min)             |
| t <sub>CAL</sub>    | Calibration Cycle Time                       |                                                                                | 1.4 x 10 <sup>6</sup> |                    | Clock Cycle          |
| CAL_L               | CAL Pin Low Time                             | See Figure 10 (Note 11)                                                        |                       | 1280               | Clock Cycle<br>(min) |
| t <sub>CAL_H</sub>  | CAL Pin High Time                            | See Figure 10 (Note 11)                                                        |                       | 1280               | Clock Cycle<br>(min) |
|                     | Calibration delay determined                 | CalDly = Low<br>See <i>1.1.1 Calibration</i> , <i>Figure 10</i> ,<br>(Note 11) |                       | 226                | Clock Cycle<br>(max) |
| t <sub>CalDly</sub> | by CalDly (pin 127)                          | CalDly = High<br>See <i>1.1.1 Calibration, Figure 10</i> ,<br>(Note 11)        |                       | 2 <sup>32</sup>    | Clock Cycle<br>(max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. There is no guarantee of operation at the Absolute Maximum Ratings. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND = DR GND = 0V, unless otherwise specified.

**Note 3:** When the input voltage at any pin exceeds the power supply limits (that is, less than GND or greater than  $V_A$ ), the current at that pin should be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25 mA to two. This limit is not placed upon the power, ground and digital output pins.

Note 4: Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through ZERO Ohms. Charged device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.

**Note 5:** Reflow temperature profiles are different for lead-free and non-lead-free packages.

Note 6: The analog inputs are protected as shown below. Input voltage magnitudes beyond the Absolute Maximum Ratings may damage this device.



Note 7: To guarantee accuracy, it is required that  $V_A$  and  $V_{DR}$  be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. Additionally, achieving rated performance requires that the backside exposed pad be well grounded.

**Note 8:** Typical figures are at  $T_A = 25^{\circ}$ C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 9: Calculation of Full-Scale Error for this device assumes that the actual reference voltage is exactly its nominal value. Full-Scale Error for this device, therefore, is a combination of Full-Scale Error and Reference Voltage Error. See *Figure 2*. For relationship between Gain Error and Full-Scale Error, see Specification Definitions for Gain Error.

Note 10: The analog and clock input capacitances are die capacitances only. Additional package capacitances of 0.65 pF differential and 0.95 pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances.

Note 11: This parameter is guaranteed by design and is not tested in production.

Note 12: This parameter is guaranteed by design and/or characterization and is not tested in production.

Note 13: The digital control pin capacitances are die capacitances only. Additional package capacitance of 1.6 pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances.

Note 14: The ADC08D1520 has two LVDS output buses, each of which clocks data out at one half the sample rate. The second bus (D0 through D7) has a pipeline latency that is one clock cycle less than the latency of the first bus (D0 through Dd7).

Note 15: Tying  $V_{BG}$  to the supply rail will increase the output offset voltage ( $V_{OS}$ ) by 400mv (typical), as shown in the  $V_{OS}$  specification above. Tying  $V_{BG}$  to the supply rail will also affect the differential LVDS output voltage ( $V_{OD}$ ), causing it to increase by 40mV (typical).

Note 16: The maximum clock frequency for Non-Demux Mode is 1 GHz.

# **Specification Definitions**

**APERTURE (SAMPLING) DELAY** is the amount of delay, measured from the sampling edge of the CLK input, after which the signal present at the input pin is sampled inside the device.

**APERTURE JITTER**  $(t_{AJ})$  is the variation in aperture delay from sample to sample. Aperture jitter shows up as input noise.

**CODE ERROR RATE (C.E.R.)** is the probability of error and is defined as the probable number of word errors on the ADC output per unit of time divided by the number of words seen in that amount of time. A C.E.R. of 10<sup>-18</sup> corresponds to a statistical error in one word about every four (4) years.

**CLOCK DUTY CYCLE** is the ratio of the time that the clock waveform is at a logic high to the total time of one clock period.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB. Measured at sample rate = 500 MSPS with a 1MHz input sine wave.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio, or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

FULL POWER BANDWIDTH (FPBW) is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full-scale input. GAIN ERROR is the deviation from the ideal slope of the

transfer function. It can be calculated from Offset and Full-Scale Errors:

Positive Gain Error = Offset Error - Positive Full-Scale Error

Negative Gain Error = -(Offset Error - Negative Full-Scale Error)

Gain Error = Negative Full-Scale Error – Positive Full-Scale Error = Positive Gain Error + Negative Gain Error

**INTEGRAL NON-LINEARITY (INL)** is a measure of worst case deviation of the ADC transfer function from an ideal straight line drawn through the ADC transfer function. The deviation of any given code from this straight line is measured from the center of that code value step. The best fit method is used.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the power in one of the original frequencies. IMD is usually expressed in dBFS.

LSB (LEAST SIGNIFICANT BIT) is the bit that has the smallest value or weight of all bits. This value is

## V<sub>FS</sub> / 2N

where  $V_{FS}$  is the differential full-scale amplitude  $V_{IN}$  as set by the FSR input and "N" is the ADC resolution in bits, which is 8 for the ADC08D1520.

LOW VOLTAGE DIFFERENTIAL SIGNALING (LVDS) DIFFERENTIAL OUTPUT VOLTAGE ( $V_{ID}$  and  $V_{OD}$ ) is two times the absolute value of the difference between the  $V_{D}$ + and  $V_{D}$  - signals; each measured with respect to Ground.



FIGURE 1. LVDS Output Signal Levels

**LVDS OUTPUT OFFSET VOLTAGE (V**<sub>OS</sub>) is the midpoint between the D+ and D- pins output voltage with respect to ground; i.e.,  $[(V_D^+) + (V_D^-)]/2$ . See *Figure 1*.

**MISSING CODES** are those output codes that are skipped and will never appear at the ADC outputs. These codes cannot be reached with any input value.

**MSB (MOST SIGNIFICANT BIT)** is the bit that has the largest value or weight. Its value is one half of full scale.

**NEGATIVE FULL-SCALE ERROR (NFSE)** is a measure of how far the first code transition is from the ideal 1/2 LSB above a differential  $-V_{IN}/2$  with the FSR pin low. For the AD-C08D1520 the reference voltage is assumed to be ideal, so this error is a combination of full-scale error and reference voltage error.

**OFFSET ERROR** ( $V_{OFF}$ ) is a measure of how far the midscale point is from the ideal zero voltage differential input.

Offset Error = Actual Input causing average of 8k samples to result in an average code of 127.5.

**OUTPUT DELAY**  $(t_{OD})$  is the time delay (in addition to Pipeline Delay) after the falling edge of CLK+ before the data update is present at the output pins.

**OVER-RANGE RECOVERY TIME** is the time required after the differential input voltages goes from  $\pm 1.2V$  to 0V for the converter to recover and make a conversion with its rated accuracy.

**PIPELINE DELAY (LATENCY)** is the number of input clock cycles between initiation of conversion and when that data is presented to the output driver stage. New data is available at every clock cycle, but the data lags the conversion by the Pipeline Delay plus the  $t_{OD}$ .

**POSITIVE FULL-SCALE ERROR (PFSE)** is a measure of how far the last code transition is from the ideal 1-1/2 LSB below a differential  $+V_{IN}/2$ . For the ADC08D1520 the reference voltage is assumed to be ideal, so this error is a combination of full-scale error and reference voltage error.

**POWER SUPPLY REJECTION RATIO (PSRR)** can be one of two specifications. PSRR1 (D.C. PSRR) is the ratio of the change in full-scale error that results from a power supply voltage change from 1.8V to 2.0V. PSRR2 (A.C. PSRR) is a measure of how well an a.c. signal riding upon the power supply is rejected from the output and is measured with a 248 MHz, 50 mV<sub>P.P</sub> signal riding upon the power supply. It is the ratio of the output amplitude of that signal at the output to its amplitude on the power supply pin. PSRR is expressed in dB.

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal at the output to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

15

SIGNAL TO NOISE PLUS DISTORTION (S/(N+D) or SINAD) is the ratio, expressed in dB, of the rms value of the input signal at the output to the rms value of all of the other spectral components below half the input clock frequency, including harmonics but excluding d.c.

**SPURIOUS-FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal at the output and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input, excluding d.c.

TOTAL HARMONIC DISTORTION (THD) is the ratio expressed in dB, of the rms total of the first nine harmonic levels at the output to the level of the fundamental at the output. THD is calculated as

THD = 20 x log 
$$\sqrt{\frac{A_{f2}^2 + \ldots + A_{f10}^2}{A_{f1}^2}}$$

where  $A_{f1}$  is the RMS power of the fundamental (output) frequency and  $A_{f2}$  through  $A_{f10}$  are the RMS power of the first 9 harmonic frequencies in the output spectrum.

- Second Harmonic Distortion (2nd Harm) is the difference, expressed in dB, between the RMS power in the input frequency seen at the output and the power in its 2nd harmonic level at the output.

– Third Harmonic Distortion (3rd Harm) is the difference expressed in dB between the RMS power in the input frequency seen at the output and the power in its 3rd harmonic level at the output.









www.national.com

ADC08D1520



























XTALK FREQUENCY (MHz)



FULL POWER BANDWIDTH (NON-DES MODE)





# **1.0 Functional Description**

The ADC08D1520 is a versatile A/D Converter with an innovative architecture permitting very high speed operation. The controls available ease the application of the device to circuit solutions. Optimum performance requires adherence to the provisions discussed here and in the Applications Information Section.

While it is generally poor practice to allow an active pin to float, pins 4, 14, 52 and 127 of the ADC08D1520 are designed to be left floating without jeopardy. In all discussions for pins 4, 14, and 127, whenever a function is called by allowing these control pins to float, connecting that pin to a potential of one half the  $V_A$  supply voltage will have the same effect as allowing it to float.

### **1.1 OVERVIEW**

The ADC08D1520 uses a calibrated folding and interpolating architecture that achieves 7.4 effective bits. The use of folding amplifiers greatly reduces the number of comparators and power consumption. Interpolation reduces the number of front-end amplifiers required, minimizing the load on the input signal and further reducing power requirements. In addition to correcting other non-idealities, on-chip calibration reduces the INL bow often seen with folding architectures. The result is an extremely fast, high performance, low power converter.

The analog input signal that is within the converter's input voltage range is digitized to eight bits at speeds of 200 MSPS to 1.7 GSPS, typical. Differential input voltages below negative full-scale will cause the output word to consist of all zeroes. Differential input voltages above positive full-scale will cause the output word to consist of all ones. Either of these conditions at either the I- or Q-channel will cause the Out of Range (OR) output to be activated. This single OR output indicates when the output code from one or both of the channels is below negative full scale or above positive full scale. When PDQ is asserted, the OR indication applies to the I channel only.

For Non-DES Modes, each converter has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 Demux Mode is selected, the output data rate is reduced to half the input sample rate on each bus. When Non-demux Mode is selected, the output data rate on channels DI and DQ are at the same rate as the input sample clock.

The output levels may be selected to be normal or reduced. Using reduced levels saves power but could result in erroneous data capture of some or all of the bits, especially at higher sample rates and in marginally designed systems.

### 1.1.1 Calibration

A calibration is performed upon power-up and can also be invoked by the user upon command. Calibration trims the 100 $\Omega$  analog input differential termination resistor and minimizes full-scale error, offset error, DNL and INL, resulting in maximizing SNR, THD, SINAD (SNDR) and ENOB. Internal bias currents are also set during the calibration process. All of this is true whether the calibration is performed upon power up or is performed upon command. Running the calibration is required for proper operation and to obtain the ADC's specified performance. In addition to the requirement to be run at power-up, an on-command calibration must be run whenever the sense of the FSR pin is changed. For best performance, it is recommend that an on-command calibration be run 20 seconds or more after application of power and whenever the operating temperature changes significantly, relative to the specific system performance requirements. See 2.4.2.2 On-Command Calibration for more information. Calibration cannot be initiated or run while the device is in the power-down mode. See *1.1.7 Power Down* for information on the interaction between Power Down and Calibration.

In normal operation, calibration is performed just after application of power and whenever a valid calibration command is given, which may be accomplished one of two ways, via the CAL pin (30) or the Calibration register (Addr: 0h, Bit 15). The calibration command is achieved by holding the CAL pin low for at least  $t_{CAL\_L}$  clock cycles, and then holding it high for at least another  $t_{CAL\_H}$  clock cycles, as defined in the Converter Electrical Characteristics. The time taken by the calibration procedure is specified as  $t_{CAL}$  in Converter Electrical Characteristics. Holding the CAL pin high upon power up will prevent the calibration process from running until the CAL pin experiences the above-mentioned  $t_{CAL\_L}$  clock cycles followed by  $t_{CAL\_H}$  clock cycles.

CalDly (pin 127) is used to select one of two delay times that take place from the application of power to the start of calibration. This calibration delay time is dependent on the setting of the CalDly pin and is specified as  $t_{CalDly}$  in the Converter Electrical Characteristics. These delay values allow the power supply to come up and stabilize before calibration takes place. If the PD pin is high upon power-up, the calibration delay counter will be disabled until the PD pin is brought low. Therefore, holding the PD pin high during power up will further delay the start of the power-up calibration cycle. The best setting of the CalDly pin depends upon the power-on settling time of the power supply.

#### 1.1.2 Acquiring the Input

In 1:2 Demux Non-DES Mode, data is acquired at the falling edge of CLK+ (pin 18) and the digital equivalent of that data is available at the digital outputs 13 input clock cycles later for the DI and DQ output buses and 14 input clock cycles later for the DId and DQd output buses. See Pipeline Delay in the Converter Electrical Characteristics. There is an additional internal delay called  $t_{OD}$  before the data is available at the outputs. See the Timing Diagrams. The ADC08D1520 will convert as long as the input clock signal is present. The fully differential comparator design and the innovative design of the sample-and-hold amplifier, together with self calibration, enables a very flat SINAD/ENOB response beyond 1.5 GHz. The ADC08D1520 output data signaling is LVDS and the output format is offset binary.

### 1.1.3 Control Modes

Much of the user control can be accomplished with several control pins that are provided. Examples include initiation of the calibration cycle, power down mode and full scale range setting. However, the ADC08D1520 also provides an Extended Control Mode whereby a serial interface is used to access register-based control of several advanced features. The Extended Control Mode is not intended to be enabled and disabled dynamically. Rather, the user is expected to employ either the Non-extended Control Mode or the Extended Control Mode at all times. When the device is in the Extended Control Mode, pin-based control of several features is replaced with register-based control and those pin-based controls are disabled. These pins are OutV (pin 3), OutEdge/DDR (pin 4), FSR (pin 14) and CalDly/DES (pin 127). See 1.2 NON-EXTENDED AND EXTENDED CONTROL MODE for details on the Extended Control Mode.

### 1.1.4 The Analog Inputs

The ADC08D1520 must be driven with a differential input signal. Operation with a single-ended signal is not recommended. It is important that the inputs either be a.c. coupled to the inputs with the V<sub>CMO</sub> (pin 7) grounded, or d.c. coupled with the V<sub>CMO</sub> pin left floating. An input common mode voltage equal to the V<sub>CMO</sub> output must be provided as the common mode input voltage to V<sub>IN</sub>+ and V<sub>IN</sub>- when d.c. coupling is used.

Two full-scale range settings are provided via pin 14 (FSR). In Non-extended Control Mode, a logic high on pin 14 causes an input full-scale range setting of a normal  $V_{IN}$  input level, while a logic low on pin 14 causes an input full-scale range setting of a reduced  $V_{IN}$  input level. The full-scale range setting operates on both ADCs.

In the Extended Control Mode, programming the Input Full-Scale Voltage Adjust register allows the input full-scale range to be adjusted as described in *1.4 REGISTER DESCRIP-TION* and *2.2 THE ANALOG INPUT*.

### 1.1.5 Clocking

The ADC08D1520 must be driven with an a.c. coupled, differential clock signal. *2.3 THE CLOCK INPUTS* describes the use of the clock input pins. A differential LVDS output clock is available for use in latching the ADC output data into whatever device is used to receive the data.

The ADC08D1520 offers output clocking options: two of these options are Single Data Rate (SDR) and Double Data Rate (DDR). In SDR mode, the user has a choice of which Data Clock (DCLK) edge, rising or falling, the output data transitions on.

The ADC08D1520 also has the option to use a duty cycle corrected clock receiver as part of the input clock circuit. This feature is enabled by default and provides improved ADC clocking, especially in the Dual-Edge Sampling (DES) Mode. This circuitry allows the ADC to be clocked with a signal source having a duty cycle ratio of 20%/80% (worst case) for both the Non-DES and the DES Modes.

# 1.1.5.1 Dual-Edge Sampling

The Dual-Edge Sampling (DES) Mode allows either of the ADC08D1520's inputs (I- or Q-channel) to be sampled by both ADCs. One ADC samples the input on the rising edge of the input clock and the other ADC samples the same input on the falling edge of the input clock. A single input is thus sampled twice per input clock cycle, resulting in an overall sample rate of twice the input clock frequency, or 3 GSPS with a 1.5 GHz input clock.

In this mode, the outputs must be carefully interleaved to reconstruct the sampled signal. If the device is programmed into the 1:4 Demux DES Mode, the data is effectively demultiplexed by 1:4. If the input clock is 1.5 GHz, the effective sampling rate is doubled to 3 GSPS and each of the 4 output buses has an output rate of 750 MHz. All data is available in parallel. To properly reconstruct the sampled waveform, the four bytes of parallel data that are output with each clock are in the following sampling order, from the earliest to the latest, and must be interleaved as such: DQd, Dld, DQ, DI. *Table 1* indicates what the outputs represent for the various sampling possibilities. If the device is programmed into the Non-demux DES Mode, two bytes of parallel data are output with each edge of the clock in the following sampling order, from the earliest to the latest: DQ, DI. See *Table 2*.

In the Non-extended Control and DES Mode of operation, only the I-channel can be sampled. In the Extended Control Mode of operation, the user can select which input is sampled. The ADC08D1520 also includes an automatic clock phase background adjustment in DES Mode to automatically and continuously adjust the clock phase of the I- and Q-channels. This feature removes the need to adjust the clock phase setting manually and provides optimal DES Mode performance.

| Data Outputs                                      |                                                           | Dual-Edge Sam                                                  | pling (DES) Mode                                               |
|---------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| (Always sourced with<br>respect to fall of DCLK+) | Non-DES Sampling Mode                                     | I-Channel Selected                                             | Q-Channel Selected *                                           |
| DI                                                | I-channel sampled with fall of CLK,<br>13 cycles earlier. | I-channel sampled with fall<br>of CLK,<br>13 cycles earlier.   | Q-channel sampled with fall<br>of CLK,<br>13 cycles earlier.   |
| DId                                               | I-channel sampled with fall of CLK,<br>14 cycles earlier. | I-channel sampled with fall<br>of CLK,<br>14 cycles earlier.   | Q-channel sampled with fall<br>of CLK,<br>14 cycles earlier.   |
| DQ                                                | Q-channel sampled with fall of CLK,<br>13 cycles earlier. | I-channel sampled with rise<br>of CLK,<br>13.5 cycles earlier. | Q-channel sampled with rise<br>of CLK,<br>13.5 cycles earlier. |
| DQd                                               | Q-channel sampled with fall of CLK,<br>14 cycles earlier. | I-channel sampled with rise<br>of CLK,<br>14.5 cycles earlier. | Q-channel sampled with rise<br>of CLK,<br>14.5 cycles earlier. |

# TABLE 1. Input Channel Samples Produced at Data Outputs in 1:2 Demultiplexed Mode\*\*

\* Note that, in DES Mode and Non-extended Control Mode, only the I-channel is sampled. In DES Mode and Extended Control Mode, the I- or Q-channel can be sampled.

\*\* Note that, in the Non-demux Mode (DES and Non-DES Mode), the DId and DQd outputs are disabled and are high impedance.

TABLE 2. Input Channel Samples Produced at Data Outputs in Non-Demux Mode

| Data Outputs                                   |                                                             | Dual-Edge Sampling (DES) Mode                                  |                                                                |  |  |
|------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|
| (Always sourced with respect to fall of DCLK+) | Non-DES Sampling Mode                                       | I-Channel Selected                                             | Q-Channel Selected                                             |  |  |
| DI                                             | I-channel sampled with fall of CLK,<br>14 cycles earlier.   | I-channel sampled with fall<br>of CLK,<br>14 cycles earlier.   | Q-channel sampled with fall<br>of CLK,<br>13.5 cycles earlier. |  |  |
| Dld                                            | No output;<br>high impedance.                               | No output;<br>high impedance.                                  | No output;<br>high impedance.                                  |  |  |
| DQ                                             | Q-channel sampled with fall of CLK,<br>13.5 cycles earlier. | I-channel sampled with rise<br>of CLK,<br>13.5 cycles earlier. | Q-channel sampled with rise<br>of CLK,<br>13.5 cycles earlier. |  |  |
| DQd                                            | No output;<br>high impedance.                               | No output;<br>high impedance.                                  | No output;<br>high impedance.                                  |  |  |

#### 1.1.5.2 OutEdge and Demultiplex Control Setting

To help ease data capture in the Single Data Rate (SDR) mode, the output data may be caused to transition on either the positive or the negative edge of the output data clock (DCLK). In the Non-extended Control Mode, this is selected by OutEdge (pin 4). A logic high on the OutEdge input pin causes the output data to transition on the rising edge of DCLK+, while a logic low causes the output to transition on the falling edge of DCLK+. See 2.4.3 Output Edge Synchronization. When in the Extended Control Mode, the OutEdge is selected using the OED bit in the Configuration Register. This bit has two functions. In the SDR mode, the bit functions as OutEdge and selects the DCLK edge with which the data transitions. In the Double Data Rate (DDR) mode, this bit selects whether the device is in Non-demux or Demux Mode. In the DDR case, the DCLK has a 0° phase relationship with the output data, independent of the demultiplexer selection. For 1:2 Demux DDR 0° Mode, there are four, as opposed to three cycles of CLK delay from the deassertion of DCLK\_RST to the Synchronizing Edge. See 1.5 MULTIPLE ADC SYN-CHRONIZATION for more information.

#### 1.1.5.3 Double Data Rate and Single Data Rate

A choice of Single Data Rate (SDR) or Double Data Rate (DDR) output is offered. With SDR, the output clock (DCLK) frequency is the same as the data rate of the two output buses. With DDR, the DCLK frequency is half the data rate and data is sent to the outputs on both edges of DCLK. DDR clocking is enabled in Non-extended Control Mode by allowing pin 4 to float or by biasing it to half the supply.

#### 1.1.5.4 Clocking Summary

The chip may be in one of four modes, depending on the Dual-Edge Sampling (DES) selection and the demultiplex selection. For the DES selection, there are two possibilities: Non-DES Mode and DES Mode. In Non-DES Mode, each of the channels (I-channel and Q-channel) functions independently, i.e. the chip is a dual 1.5 GSPS A/D converter. In DES Mode, the I- and Q-channels are interleaved and function together as one 3.0 GSPS A/D converter. For the demultiplex selection, there are also two possibilities: Demux Mode and Non-Demux Mode. The I-channel has two 8-bit output busses associated with it: DI and DId. The Q-channel also has two 8bit output busses associated with it: DQ and DQd. In Demux Mode, the channel is demultiplexed by 1:2. In Non-Demux Mode, the channel is not demultiplexed. Note that Non-Demux Mode is also sometimes referred to as 1:1 Demux Mode. For example, if the I-channel was in Non-Demux Mode, the corresponding digital output data would be available on only the DI bus. If the I-channel was in Demux Mode, the corresponding digital output data would be available on both the DI and DId busses, but at half the rate of Non-Demux Mode. Given that there are two DES Mode selections (DES Mode and Non-DES Mode) and two demultiplex selections (Demux Mode and Non-Demux Mode), this yields a total of four possible modes: (1) Non-Demux Non-DES Mode, (2) Non-Demux DES Mode, (3) 1:2 Demux Non-DES Mode, and (4) 1:4 Demux DES Mode. The following is a brief explanation of the terms and modes:

- 1. Non-Demux Non-DES Mode: This mode is when the chip is in Non-Demux Mode and Non-DES Mode. The I- and Q- channels function independently of one another. The digital output data is available for the I-channel on DI, and for the Q-channel on DQ.
- Non-Demux DES Mode: This mode is when the chip is in Non-Demux Mode and DES Mode. The I- and Qchannels are interleaved and function together as one channel. The digital output data is available on the DI and DQ busses because although the chip is in Non-Demux Mode, both I- and Q-channels are functioning and passing data.
- 1:2 Demux Non-DES Mode: This mode is when the chip is in Demux Mode and Non-DES Mode. The I- and Qchannels function independently of one another. The digital output data is available for the I-channel on DI and DId, and for the Q-channel on DQ and DQd. This is because each channel (I-channel and Q-channel) is providing digital data in a demultiplexed manner.
- 4. 1:4 Demux DES Mode: This mode is when the chip is in Demux Mode and DES Mode. The I- and Q- channels are interleaved and function together as one channel. The digital output data is available on the DI, DId, DQ and DQd busses because although the chip is in Demux Mode, both I- and Q-channels are functioning and passing data. To avoid confusion, this mode is labeled 1:4 because the analog input signal is provided on one channel and the digital output data is provided on four busses.

The choice of Dual Data Rate (DDR) and Single Data Rate (SDR) will only affect the speed of the output Data Clock (DCLK). Once the DES Modes and Demux Modes have been chosen, the data output rate is also fixed. In the case of SDR, the DCLK runs at the same rate as the output data; output data may transition with either the rising or falling edge of DCLK. In the case of DDR, the DCLK runs at half the rate of the output data; the output data transitions on both rising and falling edges of the DCLK.

## 1.1.6 The LVDS Outputs

The Data, Out Of Range (OR+/-), and Data Clock (DCLK+/-) outputs are LVDS. The electrical specifications of the LVDS outputs are compatible with typical LVDS receivers available on ASIC and FPGA chips; but they are not IEEE or ANSI communications standards compliant due to the low +1.9V supply used on this chip. The user is given the choice of a lower signal amplitude via the OutV control pin or the OV control register bit. For short LVDS lines and low noise systems, satisfactory performance may be realized with the OutV input low, which results in lower power consumption. If the LVDS lines are long and/or the system in which the AD-C08D1520 is used is noisy, it may be necessary to tie the OutV pin high.

The LVDS data outputs have a typical common mode voltage of 800 mV when the V<sub>BG</sub> pin is unconnected and floating. If a higher common mode is required, this common mode voltage can be increased to 1175 mV by tying the V<sub>BG</sub> pin to V<sub>A</sub>.

**IMPORTANT NOTE:** Tying the  $V_{BG}$  pin to  $V_A$  will also increase the differential LVDS output voltage by up to 40mV.

### 1.1.7 Power Down

The ADC08D1520 is in the active state when the Power Down pin (PD) is low. When the PD pin is high, the device is in the power down mode. In this mode, the data output pins (both positive and negative) are put into a high impedance state and the device's power consumption is reduced to a minimal level. A logic high on the Power Down Q-channel (PDQ) pin will power down the Q-channel and leave the I-channel active. There is no provision to power down the I-channel independently of the Q-channel. Upon return to normal operation, the pipeline will contain meaningless information. If the PD input is brought high while a calibration is running, the device will not go into power down until the calibration sequence is complete. However, if power is applied and PD is already high, the device will not begin the calibration sequence until PD is brought low. If a manual calibration is requested while the device is powered down, the calibration will not take place at all. That is, the manual calibration input is completely ignored in the power down state. Calibration will function with the Q-channel powered down, but that channel will not be calibrated if PDQ is high. If the Q-channel is subsequently to be used, it is necessary to perform a calibration after PDQ is brought low.

### **1.2 NON-EXTENDED AND EXTENDED CONTROL MODE**

The ADC08D1520 may be operated in one of two control modes: Non-extended Control Mode or Extended Control Mode. In the simpler Non-extended Control Mode, the user affects available configuration and control of the device through several control pins. The Extended Control Mode provides additional configuration and control options through a serial interface and a set of 9 registers. Extended Control Mode is selected by setting pin 41 to logic low. If pin 41 is floating and pin 52 is floating or logic high, pin 14 can alternately be used to enable the Extended Control Mode. The choice of control modes is required to be a fixed selection and is not intended to be switched dynamically while the device is operational.

*Table 3* shows how several of the device features are affected by the control mode chosen.

| Feature                                               | Non-Extended Control Mode                                                                                                                      | Extended Control Mode                                                                                                                                                                                                             |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDR or DDR Clocking                                   | Selected with pin 4                                                                                                                            | Selected with nDE in the Configuration Register (Addr-1h; bit-10).                                                                                                                                                                |
| DDR Clock Phase                                       | Not Selectable (0° Phase Only)                                                                                                                 | Selected with DCP in the Configuration Register (Addr-1h; bit-11).                                                                                                                                                                |
| SDR Data transitions with rising or falling DCLK edge | SDR Data transitions with rising edge of DCLK+ when pin 4 is logic high and on falling edge when low.                                          | Selected with OED in the Configuration Register (Addr-1h; bit-8).                                                                                                                                                                 |
| LVDS output level                                     | Normal differential data and DCLK<br>amplitude selected when pin 3 is logic<br>high and reduced amplitude selected<br>when low.                | Selected with OV in the Configuration Register (Addr-1h; bit-9).                                                                                                                                                                  |
| Power-On Calibration Delay                            | Short delay selected when pin 127 is logic low and longer delay selected when high.                                                            | Short delay only.                                                                                                                                                                                                                 |
| Full-Scale Range                                      | Normal input full-scale range selected<br>when pin 14 is logic high and reduced<br>range when low. Selected range applies<br>to both channels. | Up to 512 step adjustments over a nominal range specified in <i>1.4</i><br><i>REGISTER DESCRIPTION.</i> Separate range selected for I- and Q-channels.<br>Selected using Full Range Registers (Addr-3h and Bh; bit-7 through 15). |
| Input Offset Adjust                                   | Not possible                                                                                                                                   | 512 steps of adjustment using the Input<br>Offset register specified in <i>1.4</i><br><i>REGISTER DESCRIPTION</i> for each<br>channel using Input Offset Registers<br>(Addr-2h and Ah; bit-7 thru 15).                            |

### TABLE 3. Features and Modes

| Dual Edge Sampling Selection               | Enabled with pin 127 floating or tied to half the supply | Enabled by programming DEN in the<br>Extended Configuration Register<br>(Addr-9h; bit-13).                                                                                                                                                         |  |
|--------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Dual Edge Sampling Input Channel Selection | Only I-channel Input can be used                         | Either I- or Q-channel input may be sampled by both ADCs.                                                                                                                                                                                          |  |
| Test Pattern                               | Not possible                                             | A test pattern can be made present at<br>the data outputs by setting TPO to 1b i<br>Extended Configuration Register<br>(Addr-9h; bit-15).                                                                                                          |  |
| Resistor Trim Disable                      | Not possible                                             | The DCLK outputs will continuously be<br>present when RTD is set to 1b in<br>Extended Configuration Register<br>(Addr-9h; bit-14 to 7).                                                                                                            |  |
| Selectable Output Demultiplexer            | Not possible                                             | If the device is set in DDR, the output can<br>be programmed to be non-<br>demultiplexed. When OED in<br>Configuration Register is set 1b<br>(Addr-1h; bit-8), this selects non-<br>demultiplex. If OED is set 0b, this select<br>1:2 demultiplex. |  |
| Second DCLK Output                         | Not possible                                             | The OR outputs can be programmed to<br>become a second DCLK output when<br>nSD is set 0b in Configuration Registe<br>(Addr-1h; bit-13).                                                                                                            |  |
| Sampling Clock Phase Adjust                | Not possible                                             | The sampling clock phase can be<br>manually adjusted through the Coarse<br>and Intermediate Register (Addr-Fh;<br>bit-15 to 7) and Fine Register (Addr-Et<br>bit-15 to 8).                                                                         |  |

The default state of the Extended Control Mode is set upon power-on reset (internally performed by the device) and is shown in *Table 4*.

#### TABLE 4. Extended Control Mode Operation (Pin 41 Logic Low or Pin 52 Logic High or Floating and Pin 14 Floating or $V_A/2$ )

| Feature                         | Extended Control Mode Default State                                                             |
|---------------------------------|-------------------------------------------------------------------------------------------------|
| SDR or DDR Clocking             | DDR Clocking                                                                                    |
| DDR Clock Phase                 | Data changes with DCLK edge (0° phase)                                                          |
| LVDS Output Amplitude           | Normal amplitude<br>(See V <sub>OD</sub> in Converter Electrical Characteristics)               |
| Calibration Delay               | Short Delay<br>(See t <sub>CalDly</sub> in Converter Electrical Characteristics)                |
| Full-Scale Range                | Normal range for both channels<br>(See V <sub>IN</sub> in Converter Electrical Characteristics) |
| Input Offset Adjust             | No adjustment for either channel                                                                |
| Dual Edge Sampling (DES)        | Not enabled                                                                                     |
| Test Pattern                    | Not present at output                                                                           |
| Resistor Trim Disable           | Trim enabled, DCLK not continuously present at output                                           |
| Selectable Output Demultiplexer | 1:2 Demultiplex                                                                                 |
| Second DCLK Output              | Not present, pin 79 and 80 function as OR+ and OR-, respectively                                |
| Sampling Clock Phase Adjust     | No adjustment for fine, intermediate or coarse                                                  |

#### **1.3 THE SERIAL INTERFACE**

The 3-pin serial interface is enabled only when the device is in the Extended Control Mode. The pins of this interface are Serial Clock (SCLK), Serial Data (SDATA) and Serial Interface Chip Select ( $\overline{\text{SCS}}$ ). Nine write only registers are accessible through this serial interface.

**SCS:** This signal should be asserted low while accessing a register through the serial interface. Setup and hold times with respect to the SCLK must be observed.

**SCLK**: Serial data input is accepted at the rising edge of this signal. There is no minimum frequency requirement for SCLK.

**SDATA:** Each register access requires a specific 32-bit pattern at this input. This pattern consists of a header, register address and register value. The data is shifted in MSB first. Setup and hold times with respect to the SCLK must be observed.

Each Register access consists of 32 bits, as shown in *Figure* 6 of the Timing Diagrams. The fixed header pattern is 0000 0000 0001 (eleven zeros followed by a 1). The loading sequence is such that a "0" is loaded first. These 12 bits form the header. The next 4 bits are the address of the register that is to be written to and the last 16 bits are the data written to the addressed register. The addresses of the various registers are indicated in *Table 5*.

Refer to 1.4 REGISTER DESCRIPTION for information on the data to be written to the registers.

Subsequent register accesses may be performed immediately, starting with the 33rd SCLK. This means that the SCS input does not have to be de-asserted and asserted again between register addresses. It is possible, although not recommended, to keep the SCS input permanently enabled (logic low) when using Extended Control Mode.

Control register contents are retained when the device is put into power-down mode.

**IMPORTANT NOTE:** Do not write to the Serial Interface when calibrating the ADC. Doing so will impair the performance of the device until it is re-calibrated correctly. Programming the serial registers will also reduce dynamic performance of the ADC for the duration of the register access time.

## **TABLE 5. Register Addresses**

|    | 4-Bit Address |    |    |                       |                         |  |  |  |  |
|----|---------------|----|----|-----------------------|-------------------------|--|--|--|--|
|    |               |    |    |                       | Sequence:               |  |  |  |  |
|    | 1             |    |    | 1                     | H0, A0 loaded last      |  |  |  |  |
| A3 | A2            | A1 | A0 | Hex                   | Register Addressed      |  |  |  |  |
| 0  | 0             | 0  | 0  | 0h                    | Calibration             |  |  |  |  |
| 0  | 0             | 0  | 1  | 1h                    | Configuration           |  |  |  |  |
| 0  | 0             | 1  | 0  | 2h                    | I-channel Offset        |  |  |  |  |
| 0  | 0             | 1  | 1  | 3h                    | I-channel Full-Scale    |  |  |  |  |
| Ŭ  | Ľ             | •  |    |                       | Voltage Adjust          |  |  |  |  |
| 0  | 1             | 0  | 0  | 4h Reserved           |                         |  |  |  |  |
| 0  | 1             | 0  | 1  | 5h                    | Reserved                |  |  |  |  |
| 0  | 1             | 1  | 0  | 6h                    | Reserved                |  |  |  |  |
| 0  | 1             | 1  | 1  | 7h                    | Reserved                |  |  |  |  |
| 1  | 0             | 0  | 0  | 8h                    | Reserved                |  |  |  |  |
| 1  | 0             | 0  | 1  | 9h                    | Extended Configuration  |  |  |  |  |
| 1  | 0             | 1  | 0  | Ah                    | Q-channel Offset        |  |  |  |  |
| 1  | 0             | 1  | 1  | Bh                    | Q-channel Full-Scale    |  |  |  |  |
|    | Ŭ             | •  |    |                       | Voltage Adjust          |  |  |  |  |
| 1  | 1             | 0  | 0  | Ch                    | Reserved                |  |  |  |  |
| 1  | 1             | 0  | 1  | Dh                    | Reserved                |  |  |  |  |
| 1  | 1             | 1  | 0  | Eh Sampling Clock Pha |                         |  |  |  |  |
|    |               |    |    |                       | Fine Adjust             |  |  |  |  |
|    |               |    |    |                       | Sample Clock Phase      |  |  |  |  |
| 1  | 1             | 1  | 1  | Fh                    | Intermediate and Coarse |  |  |  |  |
|    |               |    |    |                       | Adjust                  |  |  |  |  |

#### **1.4 REGISTER DESCRIPTION**

Nine write-only registers provide several control and configuration options in the Extended Control Mode. These registers have no effect when the device is in the Non-extended Control Mode. Each register description below also shows the Power-On Reset (POR) state of each control bit.

#### Calibration Register

| Addr: | 0h (00 | 00b) |     | ,   | Write o | nly (0x | 7FFF) |
|-------|--------|------|-----|-----|---------|---------|-------|
| D15   | D14    | D13  | D12 | D11 | D10     | D9      | D8    |
| CAL   | 1      | 1    | 1   | 1   | 1       | 1       | 1     |
| D7    | D6     | D5   | D4  | D3  | D2      | D1      | D0    |
| 1     | 1      | 1    | 1   | 1   | 1       | 1       | 1     |

Bit 15 CAL: Calibration Enable. When this bit is set 1b, an on-command calibration cycle is initiated. This function is exactly the same as issuing an on-command calibration using the CAL pin. This bit is OR'd with the CAL pin (30).

POR State: 0b

Bits 14:0 Must be set to 1b

| Configuration Register |        |          |          |          |           |           |                     |
|------------------------|--------|----------|----------|----------|-----------|-----------|---------------------|
| Addr:                  | 1h (00 | 01b)     |          | ١        | Vrite o   | nly (0x   | B2FF)               |
| D15                    | D14    | D13      | D12      | D11      | D10       | D9        | D8                  |
| 1                      | 0      | nSD      | DCS      | DCP      | nDE       | OV        | OED                 |
| D7                     | D6     | D5       | D4       | D3       | D2        | D1        | D0                  |
| 1                      | 1      | 1        | 1        | 1        | 1         | 1         | 1                   |
| Bit 15                 | Mu     | st be s  | et to 1t | C        |           |           |                     |
| Bit 14                 | Mu     | st be s  | et to Ob | D        |           |           |                     |
| Bit 13                 |        |          |          |          |           |           | nis bit is          |
|                        |        |          |          | •        |           |           | iput and<br>0b, the |
|                        |        |          |          |          |           | -         | and no              |
|                        |        | loutpu   |          | lonnoai  | DOLI      | ouipuic   |                     |
|                        | PC     | R State  | e: 1b    |          |           |           |                     |
| Bit 12                 | DC     | S: Duty  | / Cycle  | Stabiliz | er. Wh    | en this   | bit is se           |
|                        |        |          | •        | •        |           |           | ircuit is           |
|                        |        |          |          |          |           |           | oit is se           |
|                        |        | DD the s |          | ation ci | rcuit is  | disable   | a.                  |
| Bit 11                 | -      |          |          | / Phase  | Thie      | hit only  | has ar              |
|                        |        |          |          |          |           |           | is set to           |
|                        | 0b,    | the DO   | CLK ed   | ges are  | e time-a  | ligned    | with the            |
|                        |        |          |          |          |           |           | nis bit is          |
|                        |        |          |          |          | -         | -         | d in the            |
|                        |        |          |          |          |           | •         | Phase")<br>Nown ir  |
|                        |        | -        |          | hase re  |           |           |                     |
|                        | -      | R State  | -        |          |           |           |                     |
| Bit 10                 | nD     | E: DDF   | R Enab   | le. Whe  | en this l | bit is se | et to Ob            |
|                        |        |          |          | •        |           |           | R mode              |
|                        |        |          |          |          | •         |           | ch rising           |
|                        |        |          | , 0      |          |           |           | oit is se<br>ne SDF |
|                        |        |          |          |          | •         |           | put with            |
|                        |        |          | •        |          |           |           | CLK, as             |
|                        | det    | ermine   | d by th  | e OutE   | dge bit   | •         |                     |
|                        | -      | R State  |          |          |           |           |                     |
| Bit 9                  |        |          |          |          |           |           | nes the             |
|                        |        |          |          | -        |           |           | has the used in     |
|                        |        |          |          |          |           |           | n this bi           |
|                        |        |          |          |          |           |           | litude is           |
|                        | use    | ed. Wh   | en this  | bit is s | et to 0   | b, the i  | reduced             |
|                        |        | •        | •        | le is    |           |           | V <sub>OD</sub> ir  |
|                        |        |          |          | ical Cha | aracteri  | stics.    |                     |
| POR State: 1b          |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |
|                        |        |          |          |          |           |           |                     |

Bit 8

OED: Output Edge and Demultiplex Control. This bit has two functions. When the device is in SDR mode, this bit selects the DCLK edge with which the data words transition and has the same effect as the OutEdge pin in the Nonextended Control Mode. When this bit is set to 1b, the data outputs change with the rising edge of DCLK+. When this bit is set to 0b, the data output changes with the falling edge of DCLK+. When the device is in DDR mode, this bit selects the Non-demultiplexed Mode when set to 1b. When the bit set to 0b, the device is programmed into the Demultiplexed Mode. If the device is in DDR and Demultiplexed Mode, then the DCLK has a 0° phase relationship with the data; it is not possible to select the 90° phase relationship. POR State: 0b

Bits 7:0 Must be set to 1b

**IMPORTANT NOTE:** It is recommended that this register should only be written upon power-up initialization as writing it may cause disturbance on the DCLK output as this signal's basic configuration is changed.

I-Channel Offset

| Addr: | 2h (00 | 10b) |        | ,     | Write c | only (0) | (007F) |
|-------|--------|------|--------|-------|---------|----------|--------|
| D15   | D14    | D13  | D12    | D11   | D10     | D9       | D8     |
| (MSB) |        | •    | Offset | Value |         |          | (LSB)  |
| D7    | D6     | D5   | D4     | D3    | D2      | D1       | D0     |
| Sign  | 1      | 1    | 1      | 1     | 1       | 1        | 1      |

- Bits 15:8 Offset Value. The input offset of the I-channel ADC is adjusted linearly and monotonically by the value in this field. 00h provides a nominal value of zero offset, while FFh provides a nominal value of 45 mV of offset. Thus, each code step provides 0.176 mV of offset. POR State: 0000 0000 b
- Bit 7 Sign bit. 0b gives positive offset, 1b gives negative offset, resulting in total offset adjustment of ±45 mV. POR State: 0b

Bit 6:0 Must be set to 1b

# I-Channel Full-Scale Voltage Adjust Addr: 3h (0011b) Write only (0x807F)

| D15   | D14 | D13          | D12 | D11 | D10 | D9 | D8 |  |
|-------|-----|--------------|-----|-----|-----|----|----|--|
| (MSB) |     | Adjust Value |     |     |     |    |    |  |
| D7    | D6  | D5           | D4  | D3  | D2  | D1 | D0 |  |
| (LSB) | 1   | 1            | 1   | 1   | 1   | 1  | 1  |  |

Bit 15:7 Full Scale Voltage Adjust Value. The input fullscale voltage or gain of the I-channel is adjusted linearly and monotonically with a 9 bit data value. The adjustment range is ±20% of the nominal 700 mV<sub>P-P</sub> differential value.

| 0 0000 0000 0 | 560mV <sub>P-P</sub> |
|---------------|----------------------|
| 1000 0000 0   | 700mV <sub>P-P</sub> |
| Default Value |                      |
| 1111 1111 1   | 840mV <sub>P-P</sub> |

For best performance, it is recommended that the value in this field be limited to the range of 0110 0000 0b to 1110 0000 0b, i.e., limit the amount of adjustment to  $\pm 15\%$ . The remaining  $\pm 5\%$  headroom allows for the ADC's own full scale variation. A gain adjustment does not require ADC re-calibration.

POR State: 1000 0000 0b (no adjustment)

Bits 6:0 Must be set to 1b

### Extended Configuration Register

#### Addr: 9h (1001b)

Write only (0x03FF)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
| TPO | RTD | DEN | IS  | 0   | DLF | 1  | 1  |
| D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 |
| 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |

Bit 15 TPO: Test Pattern Output. When this bit is set 1b, the ADC is disengaged and a test pattern generator is connected to the outputs including OR. This test pattern will work with the device in the SDR, DDR and the Nondemux Modes (DES and Non-DES).

POR State: 0b

- Bit 14 RTD: Resistor Trim Disable. When this bit is set to 1b, the input termination resistor is not trimmed during the calibration cycle and the DCLK output remains enabled. Note that the ADC is calibrated regardless of this setting.
  - POR State: 0b
- Bit 13 DEN: DES Enable. Setting this bit to 1b enables the Dual Edge Sampling Mode. In this mode, the ADCs in this device are used to sample and convert the same analog input in a time-interleaved manner, accomplishing a sample rate of twice the input clock rate. When this bit is set to 0b, the device operates in the Non-DES Modes.

POR State: 0b

- Bit 12 IS: Input Select. When this bit is set to 0b the I-channel is operated upon by both ADCs. When this bit is set to 1b the Q-channel is operated on by both ADCs. POR State: 0b
- Bit 11 Must be set to 0b
- Bit 10 DLF: DES Low Frequency. When this bit is set 1b, the dynamic performance of the device is improved when the input clock is less than 900 MHz.

POR State: 0b

Bits 9:0 Must be set to 1b

### Q-Channel Offset

| Addr: | Ah (10 | 10b) |        |       | Write c | only (0 | (007F) |
|-------|--------|------|--------|-------|---------|---------|--------|
| D15   | D14    | D13  | D12    | D11   | D10     | D9      | D8     |
| (MSB) |        |      | Offset | Value |         |         | (LSB)  |
| D7    | D6     | D5   | D4     | D3    | D2      | D1      | D0     |
| Sign  | 1      | 1    | 1      | 1     | 1       | 1       | 1      |

Bit 15:8Offset Value. The input offset of the Q-channel<br/>ADC is adjusted linearly and monotonically by<br/>the value in this field. 00h provides a nominal<br/>zero offset, while FFh provides a nominal 45<br/>mV of offset. Thus, each code step provides<br/>about 0.176 mV of offset.<br/>POR State: 0000 0000 bBit 7Sign bit. 0b gives positive offset, 1b gives<br/>negative offset.<br/>POR State: 0bBit 6:0Must be set to 1b

# Q-Channel Full-Scale Voltage Adjust

### Addr: Bh (1011b)

#### Write only (0x807F)

| D15   | D14          | D13 | D12 | D11 | D10 | D9 | D8 |
|-------|--------------|-----|-----|-----|-----|----|----|
| (MSB) | Adjust Value |     |     |     |     |    |    |
| D7    | D6           | D5  | D4  | D3  | D2  | D1 | D0 |
| (LSB) | 1            | 1   | 1   | 1   | 1   | 1  | 1  |

Bit 15:7 Full Scale Voltage Adjust Value. The input fullscale voltage or gain of the Q-channel ADC is adjusted linearly and monotonically with a 9 bit data value. The adjustment range is  $\pm 20\%$  of the nominal 700 mV<sub>P-P</sub> differential value.

| 0000 0000 0 | 560 mV <sub>P-P</sub> |
|-------------|-----------------------|
| 1000 0000 0 | 700 mV <sub>P-P</sub> |
| 1111 1111 1 | 840 mV <sub>P-P</sub> |

For best performance, it is recommended that the value in this field be limited to the range of 0110 0000 0b to 1110 0000 0b, i.e., limit the amount of adjustment to  $\pm 15\%$ . The remaining  $\pm 5\%$  headroom allows for the ADC's own full scale variation. A gain adjustment does not require ADC re-calibration.

POR State: 1000 0000 0b (no adjustment) Bits 6:0 Must be set to 1b

| Sample Clock Phase Fine Adjust                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------|---------|--------|---------|-------|
| Addr: Eh (1110b) Write only (0x00FF)                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |
| D15                                                                                                                                                                                                                                                                                                                                                | D14                                                                                                                                                                                                                                                                                                                     | 4 D13 D12 D11 D10 D9 D8 |          |         |        |         |       |
| (MSB)                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                         | Fi                      | ne Pha   | se Adjı | ıst    |         | (LSB) |
| D7                                                                                                                                                                                                                                                                                                                                                 | D6                                                                                                                                                                                                                                                                                                                      | D5                      | D4       | D3      | D2     | D1      | D0    |
| 1                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                       | 1                       | 1        | 1       | 1      | 1       | 1     |
| Bits 15:8Fine Phase Adjust. The phase of the ADC<br>sampling clock is adjusted linearly and<br>monotonically by the value in this field. 00h<br>provides a nominal zero phase adjustment,<br>while FFh provides a nominal 50 ps of delay.<br>Thus, each code step provides about 0.2 ps<br>of delay.POR State: 0000 0000bBits 7:0Must be set to 1b |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |
| Samp                                                                                                                                                                                                                                                                                                                                               | ole Clo                                                                                                                                                                                                                                                                                                                 | ck Pha                  | ise Inte | ermedi  | ate/Co | arse Ac | ljust |
| Sample Clock Phase Intermediate/Coarse Adjust<br>Addr: Fh (1111b) Write only (0x007F)                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |
| D15                                                                                                                                                                                                                                                                                                                                                | D14                                                                                                                                                                                                                                                                                                                     | D13                     | D12      | D11     | D10    | D9      | D8    |
| POL                                                                                                                                                                                                                                                                                                                                                | (M                                                                                                                                                                                                                                                                                                                      | SB) Co                  | arse P   | hase A  | djust  | I       | PA    |
| D7                                                                                                                                                                                                                                                                                                                                                 | D6                                                                                                                                                                                                                                                                                                                      | D5                      | D4       | D3      | D2     | D1      | D0    |
| (LSB)                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                       | 1                       | 1        | 1       | 1      | 1       | 1     |
| Bit 15 Polarity Select. When this bit is selected, the<br>polarity of the ADC sampling clock is<br>inverted.<br>POR State: 0b<br>Bits 14:10 Coarse Phase Adjust. Each code value in<br>this field delays the sample clock by<br>approximately 65 ps. A value of 00000b in<br>this field causes zero adjustment.<br>POR State: 00000b               |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |
| Bits 9:7                                                                                                                                                                                                                                                                                                                                           | its 9:7 Intermediate Phase Adjust. Each code value<br>in this field delays the sample clock by<br>approximately 11 ps. A value of 000b in this<br>field causes zero adjustment. Maximum<br>combined adjustment using Coarse Phase<br>Adjust and Intermediate Phase adjust is<br>approximately 2.1ns.<br>POR State: 000b |                         |          |         |        |         |       |
| Bits 6:0                                                                                                                                                                                                                                                                                                                                           | Μι                                                                                                                                                                                                                                                                                                                      | ist be s                | et to 1  | b       |        |         |       |
| .4.1 Clock Phase Adjust<br>This is a feature intended to help the system designer remove                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                         |                         |          |         |        |         |       |

I his is a feature intended to help the system designer remove small imbalances in clock distribution traces at the board level when multiple ADCs are used. However, enabling this feature will reduce the dynamic performance (ENOB, SNR, SFDR) some finite amount. The amount of degradation increases with the amount of adjustment applied. The user is strongly advised to (a) use the minimal amount of adjustment; and (b) verify the net benefit of this feature in his system before relying on it.

### 1.4.2 DCLK Output During Register Programming

When programming the Configuration register, the DCLK output may be disrupted and is invalid. The DCLK output is not valid until the register data has not been completely shifted and latched into the register and the register is in a known programmed state. To minimize disrupting the DCLK output, it is recommend that the Configuration Register only be programmed when necessary. For example, if a user wishes to enable the test pattern, only the Test Pattern register should be programmed. A user should avoid developing software routines which program all the registers when the data contents of only one register is being modified.

#### **1.5 MULTIPLE ADC SYNCHRONIZATION**

The ADC08D1520 has the capability to precisely reset its sampling clock input to DCLK output relationship as determined by the user-supplied DCLK\_RST pulse. This allows multiple ADCs in a system to have their DCLK (and data) outputs transition at the same time with respect to the shared CLK input that all the ADCs use for sampling.

The DCLK RST signal must observe some timing requirements that are shown in Figure 7, Figure 8 and Figure 9 of the Timing Diagrams. The DCLK\_RST pulse must be of a minimum width and its deassertion edge must observe setup and hold times with respect to the CLK input rising edge. These timing specifications are listed as  $t_{\text{PWR}},\,t_{\text{RS}}$  and  $t_{\text{RH}}$  in the Converter Electrical Characteristics.

The DCLK\_RST signal can be asserted asynchronously to the input clock. If DCLK\_RST is asserted, the DCLK output is held in a designated state. The state in which DCLK is held during the reset period is determined by the mode of operation (SDR or DDR) and the setting of the Output Edge configuration pin or bit. (Refer to Figure 7, Figure 8 and Figure 9 for the DCLK reset state conditions). Therefore, depending upon when the DCLK\_RST signal is asserted, there may be a narrow pulse on the DCLK line during this reset event. When the DCLK\_RST signal is de-asserted in synchronization with the CLK rising edge, there are three or four CLK cycles of systematic delay and the next CLK falling edge synchronizes the DCLK output with those of other ADC08D1520s in the system. The DCLK output is enabled again after a constant delay (relative to the input clock frequency) which is equal to the CLK input to DCLK output delay (top). The device always exhibits this delay characteristic in normal operation. The user has the option of using a single-ended DCLK\_RST signal, but a differential DCLK\_RST is strongly recommended due to its superior timing specifications.

As shown in Figure 7, Figure 8, and Figure 9 of the Timing Diagrams, there is a delay from the deassertion of DCLK RST to the reappearance of DCLK, which is equal to several CLK cycles of delay plus t<sub>OD</sub>. Note that the deassertion of DCLK RST is not latched in until the next falling edge of CLK. For 1:2 Demux 0° Mode, there are four CLK cycles of delay; for all other modes, there are three CLK cycles of delay.

If the device is not programmed to allow DCLK to run continuously, DCLK will become inactive during a calibration cycle. Therefore, it is strongly recommended that DCLK only be used as a data capture clock and not as a system clock.

The DCLK\_RST pin should NOT be brought high while the calibration process is running (while CalRun is high). Doing so could cause a glitch in the digital circuitry, resulting in corruption and invalidation of the calibration.

### **1.6 ADC TEST PATTERN**

To aid in system debug, the ADC08D1520 has the capability of providing a test pattern at the four output ports completely independent of the input signal. The ADC is disengaged and a test pattern generator is connected to the outputs, including OR+/-. The test pattern output is the same in DES Mode and Non-DES Mode. Each port is given a unique 8-bit word, alternating between 1's and 0's as described in the Table 6 and Table 7.

#### **TABLE 6. Test Pattern by Output Port** in 1:2 Demultiplex Mode

| Time | Qd  | ld  | Q   | I   | OR | Comments     |  |  |  |  |
|------|-----|-----|-----|-----|----|--------------|--|--|--|--|
| Т0   | 01h | 02h | 03h | 04h | 0  |              |  |  |  |  |
| T1   | FEh | FDh | FCh | FBh | 1  | Pattern      |  |  |  |  |
| T2   | 01h | 02h | 03h | 04h | 0  | Sequence     |  |  |  |  |
| Т3   | FEh | FDh | FCh | FBh | 1  | n            |  |  |  |  |
| T4   | 01h | 02h | 03h | 04h | 0  |              |  |  |  |  |
| T5   | 01h | 02h | 03h | 04h | 0  |              |  |  |  |  |
| T6   | FEh | FDh | FCh | FBh | 1  | Pattern      |  |  |  |  |
| T7   | 01h | 02h | 03h | 04h | 0  | Sequence     |  |  |  |  |
| T8   | FEh | FDh | FCh | FBh | 1  | n+1          |  |  |  |  |
| Т9   | 01h | 02h | 03h | 04h | 0  |              |  |  |  |  |
| T10  | 01h | 02h | 03h | 04h | 0  | Pattern      |  |  |  |  |
| T11  |     |     |     |     |    | Sequence n+2 |  |  |  |  |

With the part programmed into the Non-demultiplex Mode, the test pattern's order will be as described in Table 7.

TABLE 7. Test Pattern by Output Port in Non-demultiplex Mode

| Time | Q   | 1   | OR | Comments        |
|------|-----|-----|----|-----------------|
| Т0   | 01h | 02h | 0  |                 |
| T1   | FEh | FDh | 1  |                 |
| T2   | 01h | 02h | 0  |                 |
| Т3   | 01h | 02h | 0  | ]               |
| T4   | FEh | FDh | 1  | Pattern         |
| T5   | FEh | FDh | 1  | Sequence<br>n   |
| Т6   | 01h | 02h | 0  |                 |
| T7   | 01h | 02h | 0  | ]               |
| Т8   | FEh | FDh | 1  | ]               |
| Т9   | 01h | 02h | 0  |                 |
| T10  | 01h | 02h | 0  |                 |
| T11  | FEh | FDh | 1  | ]               |
| T12  | 01h | 02h | 0  | Pattern         |
| T13  | 01h | 02h | 0  | Sequence<br>n+1 |
| T14  | FEh | FDh | 1  | ]               |
| T15  |     |     |    |                 |

Depending upon how it is initiated, the I- and the Q- channels' test patterns may or may not be synchronized. Either I and Id or Q and Qd patterns may be behind by one DCLK.

To ensure that the test pattern starts synchronously in each port, set DCLK\_RST while writing the Test Pattern Output bit in the Extended Configuration Register. The pattern appears at the data output ports when DCLK RST is cleared low. The test pattern will work at speed and with the device in the SDR, DDR and the Non-demux Modes (DES and Non-DES).

# 2.0 Applications Information

# 2.1 THE REFERENCE VOLTAGE

The reference voltage for the ADC08D1520 is derived from a 1.254V bandgap reference, a buffered version of which, is made available at  $V_{BG}$  (pin 31) for the user.

This output has an output current capability of ±100 µA and should be buffered if more current than this is required.

The internal bandgap-derived reference voltage has a nominal value of  $V_{\rm IN}$  , as determined by the FSR pin and described in 1.1.4 The Analog Inputs.

There is no provision for the use of an external reference voltage, but the full-scale input voltage can be adjusted through a Configuration Register in the Extended Control Mode, as explained in 1.2 NON-EXTENDED AND EXTENDED CON-TROL MODE.

Differential input signals up to the chosen full-scale level will be digitized to 8 bits. Signal excursions beyond the full-scale range will be clipped at the output. These large signal excursions will also activate the OR output for the time that the signal is out of range. See 2.2.3 Out Of Range Indication.

One extra feature of the  $V_{BG}$  pin is that it can be used to raise the common mode voltage level of the LVDS outputs. The output offset voltage (V<sub>OS</sub>) is typically 800 mV when the V<sub>BG</sub> pin is used as an output or left floating. To raise the LVDS offset voltage to the typical value, the  $V_{BG}$  pin can be connected directly to the supply rail.

## 2.2 THE ANALOG INPUT

The analog input is differential and the signal source may be a.c. or d.c. coupled. In the Non-extended Control Mode, the full-scale input range is selected using the FSR pin as specified in the Converter Electrical Characteristics. In the Extended Control Mode, the full-scale input range is selected by programming the Full-Scale Voltage Adjust register through the Serial Interface. For best performance when adjusting the input full-scale range in the Extended Control Mode, refer to 1.4 REGISTER DESCRIPTION for guidelines on limiting the amount of adjustment.

Table 8 gives the input to output relationship with the FSR pin high when the Non-extended Control Mode is used. With the FSR pin grounded, the millivolt values in Table 8 are reduced to 75% of the values indicated. In the Extended Control Mode, these values will be determined by the full scale range and offset settings in the Control Registers.

| ential Input To Ounded Control Mode |  |
|-------------------------------------|--|
| <br>                                |  |

| V <sub>IN</sub> +          | V <sub>IN</sub> -               | Output Code |  |
|----------------------------|---------------------------------|-------------|--|
| V <sub>CM</sub> – 217.5 mV | V <sub>CM</sub> + 217.5 mV      | 0000 0000   |  |
| V <sub>CM</sub> – 109 mV   | V <sub>CM</sub> + 109 mV        | 0100 0000   |  |
| V                          | V <sub>CM</sub> V <sub>CM</sub> | 0111 1111 / |  |
| V CM                       |                                 | 1000 0000   |  |
| V <sub>CM</sub> + 109 mV   | V <sub>CM</sub> –109 mV         | 1100 0000   |  |
| V <sub>CM</sub> + 217.5 mV | V <sub>CM</sub> – 217.5 mV      | 1111 1111   |  |

The buffered analog inputs simplify the task of driving these inputs so that the RC pole which is generally used at sampling ADC inputs is not required. If the user desires to place an amplifier circuit before the ADC, care should be taken in choosing an amplifier with adequate noise and distortion performance, and adequate gain at the frequencies used for the application.

Note that a precise d.c. common mode voltage must be present at the ADC inputs. This common mode voltage,  $V_{CMO}$ , is provided on-chip when a.c. input coupling is used and the input signal is a.c. coupled to the ADC.

When the inputs are a.c. coupled, the  $V_{CMO}$  output *must* be grounded, as shown in Figure 11. This causes the on-chip V<sub>CMO</sub> voltage to be connected to the inputs through on-chip 50 kΩ resistors.

**IMPORTANT NOTE:** An analog input channel that is not used (e.g. in DES Mode) should be connected to a.c. ground (i.e., capacitors to ground) when the inputs are a.c. coupled. Do not connect an unused analog input directly to ground.



#### FIGURE 11. V<sub>CMO</sub> Drive for A.C. Coupled Differential Input

When the d.c. coupled mode is used, a common mode voltage must be provided at the differential inputs. This common mode voltage should track the  $V_{\rm CMO}$  output pin. Note that the  $V_{\rm CMO}$  output potential will change with temperature. The common mode output of the driving device should track this change.

**IMPORTANT NOTE:** An analog input channel that is not used (e.g. in DES Mode) should be tied to the  $V_{CMO}$  voltage when the inputs are d.c. coupled. Do not connect unused analog inputs to ground.

Full-scale distortion performance falls off rapidly as the input common mode voltage deviates from V<sub>CMO</sub>. This is a direct result of using a very low supply voltage to minimize power. Keep the input common voltage within 50 mV of V<sub>CMO</sub>.

Performance is as good in the d.c. coupled mode as it is in the a.c. coupled mode, provided the input common mode voltage at both analog inputs remains within 50 mV of  $V_{CMO}$ .

#### 2.2.1 Single-Ended Input Signals

There is no provision for the ADC08D1520 to adequately process single-ended input signals. The best way to handle single-ended signals is to convert them to differential signals before presenting them to the ADC. The easiest way to accomplish single-ended to differential signal conversion is with an appropriate balun-connected transformer, as shown in *Figure 12*.



FIGURE 12. Single-Ended to Differential Signal Conversion Using a Balun

*Figure 12* is a generic depiction of a single-ended to differential signal conversion using a balun. The circuitry specific to the balun will depend upon the type of balun selected and the overall board layout. It is recommended that the system designer contact the manufacturer of the balun in order to aid in designing the best performing single-ended to differential conversion circuit.

When selecting a balun, it is important to understand the input architecture of the ADC. There are specific balun parameters, of which the system designer should be mindful. The impedance of the analog source should be matched to the ADC08D1520's on-chip 100 $\Omega$  differential input termination resistor. The range of this termination resistor is described in the Converter Electrical Characteristics as the specification R<sub>IN</sub>.

Also, the phase and amplitude balance are important. The lowest possible phase and amplitude imbalance is desired when selecting a balun. The phase imbalance should be no more than  $\pm 2.5^{\circ}$  and the amplitude imbalance should be limited to less than 1dB at the desired input frequency range. Finally, when selecting a balun, the VSWR (Voltage Standing Wave Ratio), bandwidth and insertion loss of the balun should also be considered. The VSWR aids in determining the overall transmission line termination capability of the balun when interfacing to the ADC input. The insertion loss should be considered so that the signal at the balun output is within the specified input range of the ADC; see V<sub>IN</sub> in the Converter Electrical Characteristics.

#### 2.2.2. D.C. Coupled Input Signals

When d.c. coupling to the ADC08D1520 analog inputs, single-ended to differential conversion may be easily accomplished with the LMH6555, as shown in *Figure 13.* In such applications, the LMH6555 performs the task of single-ended to differential conversion while delivering low distortion and noise, as well as output balance, that supports the operation of the ADC08D1520. Connecting the ADC08D1520 V<sub>CMO</sub> pin to the V<sub>CM\_REF</sub> pin of the LMH6555, via an appropriate buffer, will ensure that the common mode input voltage meets the requirements for optimum performance of the ADC08D1520. The LMV321 was chosen to buffer V<sub>CMD</sub> for its low voltage operation and reasonable offset voltage.

The output current from the ADC08D1520  $V_{\text{CMO}}$  pin should be limited to 100  $\mu A.$ 



FIGURE 13. Example of Using LM6555 for D.C. Coupled Input

In *Figure 13*, R<sub>ADJ</sub>. and R<sub>ADJ+</sub> are used to adjust the differential offset that can be measured at the ADC inputs V<sub>IN+</sub> and V<sub>IN</sub> with the LMH6555's input terminated to ground as shown, but not driven and with no R<sub>ADJ</sub> resistors present. An unadjusted positive offset with reference to V<sub>IN</sub> greater than I15mVI should be reduced with a resistor in the R<sub>ADJ</sub> position. Likewise, an unadjusted negative offset with reference to V<sub>IN</sub> greater than I15mVI should be reduced with a resistor in the R<sub>ADJ</sub> position. Likewise, an unadjusted negative offset with reference to V<sub>IN</sub> greater than I15mVI should be reduced with a resistor in the R<sub>ADJ+</sub> position. *Table 9* gives suggested R<sub>ADJ</sub> and R<sub>ADJ+</sub> values for various unadjusted differential offsets to bring the V<sub>IN</sub> and V<sub>IN</sub> offset back to within I15mVI.

| Unadjusted Offset Reading | Resistor Value     |  |
|---------------------------|--------------------|--|
| 0mV to 10mV               | no resistor needed |  |
| 11mV to 30mV              | 20.0kΩ             |  |
| 31mV to 50mV              | 10.0kΩ             |  |
| 51mV to 70mV              | 6.81kΩ             |  |
| 71mV to 90mV              | 4.75kΩ             |  |
| 91mV to 110mV             | 3.92kΩ             |  |

#### **TABLE 9. Resistor Values for Offset Adjustment**

#### 2.2.3 Out Of Range Indication

When the conversion result is clipped, the Out of Range (OR) output is activated such that OR+ goes high and OR- goes low. This output is active as long as accurate data on either or both of the buses would be outside the range of 00h to FFh. When the device is programmed to provide a second DCLK output, the OR signals become DCLK2. Refer to *1.4 REGISTER DESCRIPTION*.

#### 2.2.4 Full-Scale Input Range

As with all A/D Converters, the input range is determined by the value of the ADC's reference voltage. The reference voltage of the ADC08D1520 is derived from an internal band-gap reference. The FSR pin controls the effective reference voltage of the ADC08D1520 such that the differential full-scale input range at the analog inputs is a normal amplitude with the FSR pin high, or a reduced amplitude with FSR pin low; see V<sub>IN</sub> in the Converter Electrical Characteristics. The best SNR is obtained with FSR high, but better distortion and SF- DR are obtained with the FSR pin low. The LMH6555 of *Figure 13* is suitable for any Full Scale Range.

#### 2.3 THE CLOCK INPUTS

The ADC08D1520 has differential LVDS clock inputs, CLK+ and CLK-, which must be driven with an a.c. coupled, differential clock signal. Although the ADC08D1520 is tested and its performance is guaranteed with a differential 1.5 GHz clock, it will typically function well with input clock frequency range; see  $f_{CLK}(min)$  and  $f_{CLK}(max)$  in the Converter Electrical Characteristics. The clock inputs are internally terminated and biased. The input clock signal must be capacitively coupled to the clock pins as indicated in *Figure 14*.

Operation up to the sample rates indicated in the Converter Electrical Characteristics is typically possible if the maximum ambient temperatures indicated are not exceeded. Operating at higher sample rates than indicated for the given ambient temperature may result in reduced device reliability and product lifetime. This is because of the higher power consumption and die temperatures at high sample rates. Important also for reliability is proper thermal management. See 2.6.2 Thermal Management.



#### FIGURE 14. Differential (LVDS) Input Clock Connection

The differential input clock line pair should have a characteristic impedance of  $100\Omega$  and (when using a balun), be terminated at the clock source in that  $(100\Omega)$  characteristic impedance. The input clock line should be as short and as direct as possible. The ADC08D1520 clock input is internally terminated with an untrimmed  $100\Omega$  resistor.

Insufficient input clock levels will result in poor dynamic performance. Excessively high input clock levels could cause a change in the analog input offset voltage. To avoid this, keep the input clock level ( $V_{ID}$ ) within the range specified in the Converter Electrical Characteristics.

The low and high times of the input clock signal can affect the performance of any A/D Converter. The ADC08D1520 features a duty cycle clock correction circuit which can maintain performance over the 20%-to-80% specified duty cycle range, even in DES Mode. The ADC will meet its performance specification if the input clock high and low times are maintained within the duty cycle range; see the Converter Electrical Characteristics.

High speed, high performance ADCs such as the AD-C08D1520 require a very stable input clock signal with minimum phase noise or jitter. ADC jitter requirements are defined by the ADC resolution (number of bits), maximum ADC input frequency and the input signal amplitude relative to the ADC input full scale range. The maximum jitter (the sum of the jitter from all sources) allowed to prevent a jitter-induced reduction in SNR is found to be

$$t_{J(MAX)} = (V_{INFSR}/V_{IN(P-P)}) \times (1/(2^{(N+1)} \times \pi \times f_{IN}))$$

where  $t_{J(MAX)}$  is the rms total of all jitter sources in seconds,  $V_{IN(P-P)}$  is the peak-to-peak analog input signal,  $V_{INFSR}$  is the full-scale range of the ADC, "N" is the ADC resolution in bits and  $f_{\rm IN}$  is the maximum input frequency, in Hertz, at the ADC analog input.

Note that the maximum jitter described above is the RSS sum of the jitter from all sources, including that in the ADC input clock, that added by the system to the ADC input clock and input signals and that added by the ADC itself. Since the effective jitter added by the ADC is beyond user control, the best the user can do is to keep the sum of the externally added input clock jitter and the jitter added by the analog circuitry to the analog signal to a minimum.

Input clock amplitudes above those specified in the Converter Electrical Characteristics may result in increased input offset voltage. This would cause the converter to produce an output code other than the expected 127/128 when both input pins are at the same potential.

### 2.4 CONTROL PINS

Six control pins (without the use of the serial interface) provide a wide range of possibilities in the operation of the ADC08D1520 and facilitate its use. These control pins provide Full-Scale Input Range setting, Calibration, Calibration Delay, Output Edge Synchronization choice, LVDS Output Level choice and a Power Down feature.

### 2.4.1 Full-Scale Input Range Setting

The input full-scale range can be selected with the FSR control input (pin 14) in the Non-extended Control Mode of operation. The input full-scale range is specified as  $V_{\rm IN}$  in the Converter Electrical Characteristics. In the Extended Control Mode, the input full-scale range may be programmed using the Full-Scale Adjust Voltage register. See *2.2 THE ANALOG INPUT* for more information.

### 2.4.2 Calibration

The ADC08D1520 calibration must be run to achieve specified performance. The calibration procedure is run automatically upon power-up and can be run any time on-command via the CAL pin (30) or the Calibration register (Addr: 0h, Bit 15). The calibration procedure is exactly the same whether there is an input clock present upon power up or if the clock begins some time after application of power. The CalRun output indicator is high while a calibration is in progress. Note that the DCLK outputs are not active during a calibration cycle by default, therefore it is not recommended to use these signals as a system clock unless the Resistor Trim Disable feature is used (Reg. 9h). The DCLK outputs are continuously present at the output only when the Resistor Trim Disable is active.

### 2.4.2.1 Power-On Calibration

Power-on calibration begins after a time delay following the application of power. This time delay is determined by the setting of CalDly.

The calibration process will be not be performed if the CAL pin is high at power up. In this case, the calibration cycle will not begin until the on-command calibration conditions are met. The ADC08D1520 will function with the CAL pin held high at power up, but no calibration will be done and performance will be impaired. A manual calibration, however, may be performed after powering up with the CAL pin high. See *2.4.2.2 On-Command Calibration*.

The internal power-on calibration circuitry comes up in an unknown logic state. If the input clock is not running at power up and the power on calibration circuitry is active, it will hold the analog circuitry in power down and the power consumption will typically be less than 200 mW. The power consumption will be normal after the clock starts.

### 2.4.2.2 On-Command Calibration

To initiate an on-command calibration, either bring the CAL pin high for a minimum of  $t_{CAL\_H}$  input clock cycles after it has been low for a minimum of  $t_{CAL\_H}$  input clock cycles or perform the same operation via the CAL bit in the Calibration register. Holding the CAL pin high upon power up will prevent execution of power-on calibration until the CAL pin is low for a minimum of  $t_{CAL\_L}$  input clock cycles, then brought high for a minimum of another  $t_{CAL\_H}$  input clock cycles. The calibration cycle will begin  $t_{CAL\_H}$  input clock cycles after the CAL pin is thus brought high. The CalRun signal should be monitored to determine when the calibration cycle has completed.

The minimum  $t_{CAL\_L}$  and  $t_{CAL\_H}$  input clock cycle sequences are required to ensure that random noise does not cause a calibration to begin when it is not desired. For best performance, a calibration should be performed 20 seconds or more after power up and repeated when the operating temperature changes significantly, relative to the specific system design performance requirements.

By default, on-command calibration also includes calibrating the input termination resistance and the ADC. However, since the input termination resistance, once trimmed at power-up, changes marginally with temperature, the user has the option to disable the input termination resistor trim, which will guarantee that the DCLK is continuously present at the output during subsequent calibration. The Resistor Trim Disable (RTD) can be programmed in register 9h when in the Extended Control Mode. Refer to 1.4 REGISTER DESCRIPTION for register programming information.

### 2.4.2.3 Calibration Delay

The CalDly input (pin 127) is used to select one of two delay times after the application of power to the start of calibration, as described in *1.1.1 Calibration*. The calibration delay values allow the power supply to come up and stabilize before calibration takes place. With no delay or insufficient delay, calibration would begin before the power supply is stabilized at its operating value and result in non-optimal calibration coef-

ficients. If the PD pin is high upon power-up, the calibration delay counter will be disabled until the PD pin is brought low. Therefore, holding the PD pin high during power up will further delay the start of the power-up calibration cycle. The best setting of the CalDly pin depends upon the power-on settling time of the power supply.

Note that the calibration delay selection is not possible in the Extended Control Mode and the short delay time is used.

#### 2.4.3 Output Edge Synchronization

DCLK signals are available to latch the converter output data into external circuitry. The output data can be synchronized with either edge of these DCLK signals. That is, the output data transition can be set to occur with either the rising edge or the falling edge of the DCLK signal, so that either edge of that DCLK signal can be used to latch the output data into the receiving circuit.

When OutEdge (pin 4) is high, the output data is synchronized with the rising edge of the DCLK+ (pin 82). When OutEdge is low, the output data is synchronized with the falling edge of DCLK+.

At the very high speeds, of which the ADC08D1520 is capable, slight differences in the lengths of the DCLK and data lines can mean the difference between successful and erroneous data capture. The OutEdge pin may be used to capture data on the DCLK edge that best suits the application circuit and layout.

### 2.4.4 LVDS Output Level Control

The output level can be set to one of two levels with OutV (pin 3). The strength of the output drivers is greater with OutV logic high. With OutV logic low, there is less power consumption in the output drivers, but the lower output level means decreased noise immunity.

For short LVDS lines and low noise systems, satisfactory performance may be realized with the OutV input low. If the LVDS lines are long and/or the system in which the ADC08D1520 is used is noisy, it may be necessary to tie the OutV pin high.

### 2.4.5 Dual Edge Sampling

The Dual Edge Sampling (DES) feature causes one of the two input pairs to be routed to both ADCs. The other input pair is deactivated. One of the ADCs samples the input signal on the rising input clock edge (duty cycle corrected); the other ADC samples the input signal on the falling input clock edge (duty cycle corrected). If the device is in the 1:4 Demux DES Mode, the result is an output data rate 1/4 that of the interleaved sample rate, which is twice the input clock frequency. Data is presented in parallel on all four output buses in the following order: DQd, DId, DQ, DI. If the device is the Non-demux DES Mode, the result is an output data rate 1/2 that of the interleaved sample rate. Data is presented in parallel on two output buses in the following order: DQ, DI.

To use this feature in the Non-extended Control Mode, allow pin 127 to float and the signal at the I-channel input will be sampled by both converters. The Calibration Delay will then only be a short delay.

In the Extended Control Mode, either input may be used for dual edge sampling. See *1.1.5.1 Dual-Edge Sampling*.

#### 2.4.6 Power Down Feature

The Power Down pins (PD and PDQ) allow the ADC08D1520 to be entirely powered down (PD) or the Q-channel to be powered down and the I-channel to remain active (PDQ). See *1.1.7 Power Down* for details on the power down feature.

The digital data output pins are put into a high impedance state when the PD pin for the respective channel is high. Upon return to normal operation, the pipeline will contain meaningless information and must be flushed.

If the PD input is brought high while a calibration is running, the device will not go into power down until the calibration sequence is complete. However, if power is applied and PD is already high, the device will not begin the calibration sequence until the PD input goes low. If a manual calibration is requested while the device is powered down, the calibration will not begin at all. That is, the manual calibration input is completely ignored in the power down state.

### 2.5 THE DIGITAL OUTPUTS

The ADC08D1520 normally demultiplexes the output data of each of the two ADCs on the die onto two LVDS output buses (total of four buses, two for each ADC). For each of the two converters, the results of successive conversions started on the odd falling edges of the CLK+ pin are available on one of the two LVDS buses, while the results of conversions started on the even falling edges of the CLK+ pin are available on the other LVDS bus. This means that, the word rate at each LVDS bus is 1/2 the ADC08D1520 input clock rate and the two buses must be multiplexed to obtain the entire 1.5 GSPS conversion result.

Since the minimum recommended input clock rate for this device is 200 MSPS (in 1:2 Demux Non-DES Mode), the effective rate can be reduced to as low as 100 MSPS by using the results available on just one of the two LVDS buses and a 200 MHz input clock, decimating the 200 MSPS data by two.

There is one LVDS output clock pair (DCLK+/-) available for use to latch the LVDS outputs on all buses. There is also a second LVDS output clock pair (DCLK2+/-) which is optionally available for the same purpose. Whether the data is sent at the rising or falling edge of DCLK is determined by the sense of the OutEdge pin, as described in *2.4.3 Output Edge Synchronization*.

Double Data Rate (DDR) clocking can also be used. In this mode, a word of data is presented with each edge of DCLK, reducing the DCLK frequency to 1/4 the input clock frequency. See the Timing Diagrams for details.

The OutV pin is used to set the LVDS differential output levels. See *2.4.4 LVDS Output Level Control.* 

The output format is Offset Binary. Accordingly, a full-scale input level with  $V_{IN}$ + positive with respect to  $V_{IN}$ - will produce an output code of all ones; a full-scale input level with  $V_{IN}$ -positive with respect to  $V_{IN}$ + will produce an output code of all zeros; when  $V_{IN}$ + and  $V_{IN}$ - are equal, the output code will vary between codes 127 and 128. A non-demultiplexed mode of operation is available for those cases where the digital ASIC is capable of higher speed operation.

#### 2.6 POWER CONSIDERATIONS

A/D converters draw sufficient transient current to corrupt their own power supplies if not adequately bypassed. A 33  $\mu$ F capacitor should be placed within an inch (2.5 cm) of the A/D converter power pins. A 0.1  $\mu$ F capacitor should be placed as close as possible to each V<sub>A</sub> pin, preferably within one-half centimeter. Leadless chip capacitors are preferred because they have low lead inductance.

The V<sub>A</sub> and V<sub>DR</sub> supply pins should be isolated from each other to prevent any digital noise from being coupled into the analog portions of the ADC. A ferrite choke, such as the JW Miller FB20009-3B, is recommended between these supply lines when a common source is used for them.

As is the case with all high speed converters, the ADC08D1520 should be assumed to have little power supply noise rejection. Any power supply used for digital circuitry in a system where a lot of digital power is being consumed should not be used to supply power to the ADC08D1520. The ADC supplies should be the same supply used for other analog circuitry, if not a dedicated supply.

## 2.6.1 Supply Voltage

The ADC08D1520 is specified to operate with a supply voltage of  $1.9V \pm 0.1V$ . It is very important to note that, while this device will function with slightly higher supply voltages, these higher supply voltages may reduce product lifetime.

No pin should ever have a voltage on it that is in excess of the supply voltage or below ground by more than 150 mV, not even on a transient basis. This can be a problem upon application of power and power shut-down. Be sure that the supplies to circuits driving any of the input pins, analog or digital, do not come up any faster than does the voltage at the ADC08D1520 power pins.

The Absolute Maximum Ratings should be strictly observed, even during power up and power down. A power supply that produces a voltage spike at turn-on and/or turn-off of power can destroy the ADC08D1520. The circuit of *Figure 15* will provide supply overshoot protection.

Many linear regulators will produce output spiking at poweron unless there is a minimum load provided. Active devices draw very little current until their supply voltages reach a few hundred millivolts. The result can be a turn-on spike that can destroy the ADC08D1520, unless a minimum load is provided for the supply. The 100 $\Omega$  resistor at the regulator output provides a minimum output current during power-up to ensure there is no turn-on spiking.

In the circuit of *Figure 15*, an LM317 linear regulator is satisfactory if its input supply voltage is 4V to 5V. If a 3.3V supply is used, an LM1086 linear regulator is recommended.



FIGURE 15. Non-Spiking Power Supply

The output drivers should have a supply voltage, V<sub>DR</sub>, that is within the range specified in the Operating Ratings table. This voltage should not exceed the V<sub>A</sub> supply voltage.

If the power is applied to the device without an input clock signal present, the current drawn by the device might be below 200 mA. This is because the ADC08D1520 gets reset through clocked logic and its initial state is unknown. If the reset logic comes up in the "on" state, it will cause most of the analog circuitry to be powered down, resulting in less than 100 mA of current draw. This current is greater than the power down current because not all of the ADC is powered down. The device current will be normal after the input clock is established.

#### 2.6.2 Thermal Management

The ADC08D1520 is capable of impressive speeds and performance at very low power levels for its speed. However, the power consumption is still high enough to require attention to thermal management. For reliability reasons, the die temperature should be kept to a maximum of 130°C. That is, Ambient Temperature (T<sub>A</sub>) plus ADC power consumption times Junction to Ambient Thermal Resistance ( $\theta_{JA}$ ) should not exceed 130°C. This is not a problem if T<sub>A</sub> is kept to a maximum of +85°C as specified in the Operating Ratings section.

The following are general recommendations for mounting exposed pad devices onto a PCB. They should be considered the starting point in PCB and assembly process development. It is recommended that the process be developed based upon past experience in package mounting.

The package of the ADC08D1520 has an exposed pad on its back that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. The land pattern design for pin attachment to the PCB should be the same as for a conventional LQFP, but the exposed pad must be attached to the board to remove the maximum amount of heat from the package, as well as to ensure best product parametric performance.

To maximize the removal of heat from the package, a thermal land pattern must be incorporated on the PC board within the footprint of the package. The exposed pad of the device must be soldered down to ensure adequate heat conduction out of the package. The land pattern for this exposed pad should be at least as large as the 5 x 5 mm of the exposed pad of the package and be located such that the exposed pad of the device is entirely over that thermal land pattern. This thermal land pattern should be electrically connected to ground. A clearance of at least 0.5 mm should separate this land pattern from the mounting pads for the package pins.



FIGURE 16. Recommended Package Land Pattern

Since a large aperture opening may result in poor release, the aperture opening should be subdivided into an array of smaller openings, similar to the land pattern of *Figure 16*.

To minimize junction temperature, it is recommended that a simple heat sink be built into the PCB. This is done by including a copper area of about 2 square inches (6.5 square cm) on the opposite side of the PCB. This copper area may be plated or solder coated to prevent corrosion, but should not have a conformal coating, which could provide some thermal insulation. Thermal vias should be used to connect these top and bottom copper areas. These thermal vias act as "heat pipes" to carry the thermal energy from the device side of the board to the opposite side of the board where it can be more effectively dissipated. The use of 9 to 16 thermal vias is recommended. The thermal vias should be placed on a 1.2 mm grid spacing and have a diameter of 0.30 to 0.33 mm. These vias should be barrel plated to avoid solder wicking into the vias during the soldering process as this wicking could cause voids in the solder between the package exposed pad and the thermal land on the PCB. Such voids could increase the thermal resistance between the device and the thermal land on the board, which would cause the device to run hotter.

If it is desired to monitor die temperature, a temperature sensor may be mounted on the heat sink area of the board near the thermal vias. Allow for a thermal gradient between the temperature sensor and the ADC08D1520 die of  $\theta_{J,PAD}$  times typical power consumption =  $2.8^{\circ}$ C/W x  $1.8W = 5^{\circ}$ C. Allowing for 6°C, including some margin for temperature drop from the pad to the temperature sensor, would mean that maintaining a maximum pad temperature reading of 124°C will ensure that the die temperature does not exceed 130°C. This calculation assumes that the exposed pad of the ADC08D1520 is properly soldered down and the thermal vias are adequate. (The inaccuracy of the temperature sensor is in addition to the above calculation).

#### 2.7 LAYOUT AND GROUNDING

Proper grounding and proper routing of all signals are essential to ensure accurate conversion. A single ground plane should be used, instead of splitting the ground plane into analog and digital areas.

Since digital switching transients are composed largely of high frequency components, the skin effect implies that the total ground plane copper weight will have little effect upon the logic-generated noise. Total surface area is more important than is total ground plane volume. Coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance that may seem impossible to isolate and remedy. The solution is to keep the analog circuitry well separated from the digital circuitry.

High power digital components should not be located on or near any linear component or power supply trace or plane that services analog or mixed signal components, as the resulting common return current path could cause fluctuation in the analog input "ground" return of the ADC, causing excessive noise in the conversion result.

Generally, it is assumed that analog and digital lines should cross each other at 90° to avoid getting digital noise into the analog path. In high frequency systems, however, avoid crossing analog and digital lines altogether. The input clock lines should be isolated from ALL other lines, analog AND digital. The generally accepted 90° crossing should be avoided, as even a little coupling can cause problems at high frequencies. Best performance at high frequencies is obtained with a straight signal path.

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. This is especially important with the low level drive required of the ADC08D1520. Any external component (e.g., a filter capacitor) connected between the converter's input and ground should be connected to a very clean point in the analog ground plane. All analog circuitry (input amplifiers, filters, etc.) should be separated from any digital components.

#### 2.8 DYNAMIC PERFORMANCE

The ADC08D1520 is a.c. tested and its dynamic performance is guaranteed. To meet the published specifications and avoid jitter-induced noise, the clock source driving the CLK input must exhibit low rms jitter. The allowable jitter is a function of

# the input frequency and the input signal level, as described in *2.3 THE CLOCK INPUTS*.

It is good practice to keep the ADC input clock line as short as possible, to keep it well away from any other signals and to treat it as a transmission line. Other signals can introduce jitter into the input clock signal. The clock signal can also introduce noise into the analog path if not isolated from that path.

Best dynamic performance is obtained when the exposed pad at the back of the package has a good connection to ground. This is because this path from the die to ground is a lower impedance than offered by the package pins.

# 2.9 USING THE SERIAL INTERFACE

The ADC08D1520 may be operated in the Non-extended Control Mode or in the Extended Control Mode. *Table 10* and *Table 11* describe the functions of pins 3, 4, 14 and 127 in the Non-extended Control Mode and the Extended Control Mode, respectively.

# 2.9.1 Non-Extended Control Mode Operation

Non-extended Control Mode operation means that the Serial Interface is not active and all controllable functions are controlled with various pin settings. Pin 41 is the primary control of the Extended Control Mode enable function. When pin 41 is logic high, the device is in the Non-extended Control Mode. If pin 41 is floating and pin 52 is floating or logic high, the Extended Control Enable function is controlled by pin 14. The device has functions which are pin programmable when in the Non-extended Control Mode. An example is the full-scale range; it is controlled in the Non-extended Control Mode by setting pin 14 logic high or low. *Table 10* indicates the pin functions of the ADC08D1520 in the Non-extended Control Mode.

| (in the rotating and in 52 rotating of Logic right) |                         |                        |                             |  |
|-----------------------------------------------------|-------------------------|------------------------|-----------------------------|--|
| Pin                                                 | Low                     | High                   | Floating                    |  |
| 3                                                   | Reduced V <sub>OD</sub> | Normal V <sub>OD</sub> | N/A                         |  |
| 4                                                   | OutEdge = Neg           | OutEdge = Pos          | DDR                         |  |
| 127                                                 | CalDly Short            | CalDly Long            | DES                         |  |
| 14                                                  | Reduced V <sub>IN</sub> | Normal V <sub>IN</sub> | Extended<br>Control<br>Mode |  |

#### TABLE 10. Non-Extended Control Mode Operation (Pin 41 Floating and Pin 52 Floating or Logic High)

Pin 3 can be either logic high or low in the Non-extended Control Mode. Pin 14 must not be left floating to select this mode. See *1.2 NON-EXTENDED AND EXTENDED CONTROL MODE* for more information.

Pin 4 can be logic high, logic low or left floating in the Nonextended Control Mode. In the Non-extended Control Mode, pin 4 logic high or low defines the edge at which the output data transitions. See *2.4.3 Output Edge Synchronization* for more information. If this pin is floating, the output Data Clock (DCLK) is a Double Data Rate (DDR) clock (see *1.1.5.3 Double Data Rate and Single Data Rate*) and the output edge synchronization is irrelevant since data is clocked out on both DCLK edges.

Pin 127, if it is logic high or low in the Non-extended Control Mode, sets the calibration delay. If pin 127 is floating, the calibration delay is short and the converter performs in DES Mode.

#### TABLE 11. Extended Control Mode Operation (Pin 41 Logic Low or Pin 14 Floating and Pin 52 Floating or Logic High)

| 0 0, |                                    |  |
|------|------------------------------------|--|
| Pin  | Function                           |  |
| 3    | SCLK (Serial Clock)                |  |
| 4    | SDATA (Serial Data)                |  |
| 127  | SCS (Serial Interface Chip Select) |  |

#### 2.10 COMMON APPLICATION PITFALLS

Driving the inputs (analog or digital) beyond the power supply rails. For device reliability, no input should go more than 150 mV below the ground pins or 150 mV above the supply pins. Exceeding these limits on even a transient basis may not only cause faulty or erratic operation, but may impair device reliability. It is not uncommon for high speed digital circuits to exhibit undershoot that goes more than a volt below ground. Controlling the impedance of high speed lines and terminating these lines in their characteristic impedance should control overshoot.

Care should be taken not to overdrive the inputs of the ADC08D1520. Such practice may lead to conversion inaccuracies and even to device damage.

Incorrect analog input common mode voltage in the d.c. coupled mode. As discussed in *1.1.4 The Analog Inputs* and *2.2 THE ANALOG INPUT*, the Input common mode voltage must remain within 50 mV of the V<sub>CMO</sub> output , which varies with temperature and must also be tracked. Distortion performance will be degraded if the input common mode voltage is more than 50 mV from V<sub>CMO</sub>.

Using an inadequate amplifier to drive the analog input. Use care when choosing a high frequency amplifier to drive the ADC08D1520 as many high speed amplifiers will have higher distortion than the ADC08D1520, resulting in overall system performance degradation.

**Driving the V**<sub>BG</sub> **pin to change the reference voltage.** As mentioned in *2.1 THE REFERENCE VOLTAGE*, the reference voltage is intended to be fixed by FSR pin or Full-Scale Voltage Adjust register settings. Over driving this pin will not change the full scale value, but can be used to change the LVDS common mode voltage from 0.8V to 1.2V by tying the V<sub>BG</sub> pin to V<sub>A</sub>.

**Driving the clock input with an excessively high level signal.** The ADC input clock level should not exceed the level described in the Operating Ratings Table or the input offset could change.

**Inadequate input clock levels.** As described in *2.3 THE CLOCK INPUTS*, insufficient input clock levels can result in poor performance. Excessive input clock levels could result in the introduction of an input offset.

Using a clock source with excessive jitter, using an excessively long input clock signal trace, or having other signals coupled to the input clock signal trace. This will cause the sampling interval to vary, causing excessive output noise and a reduction in SNR performance.

Failure to provide adequate heat removal. As described in 2.6.2 Thermal Management, it is important to provide adequate heat removal to ensure device reliability. This can be done either with adequate air flow or the use of a simple heat sink built into the board. The backside pad should be grounded for best performance.



# Notes

| For more National Semiconductor product information and proven design tools, visit the following Web sites at: |                              |                         |                                |  |  |  |
|----------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|--------------------------------|--|--|--|
| Products                                                                                                       |                              | Design Support          |                                |  |  |  |
| Amplifiers                                                                                                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |  |  |  |
| Audio                                                                                                          | www.national.com/audio       | Analog University       | www.national.com/AU            |  |  |  |
| Clock Conditioners                                                                                             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |  |  |  |
| Data Converters                                                                                                | www.national.com/adc         | Distributors            | www.national.com/contacts      |  |  |  |
| Displays                                                                                                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |  |  |  |
| Ethernet                                                                                                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |  |  |  |
| Interface                                                                                                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |  |  |  |
| LVDS                                                                                                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |  |  |  |
| Power Management                                                                                               | www.national.com/power       | Feedback                | www.national.com/feedback      |  |  |  |
| Switching Regulators                                                                                           | www.national.com/switchers   |                         |                                |  |  |  |
| LDOs                                                                                                           | www.national.com/ldo         |                         |                                |  |  |  |
| LED Lighting                                                                                                   | www.national.com/led         |                         |                                |  |  |  |
| PowerWise                                                                                                      | www.national.com/powerwise   |                         |                                |  |  |  |
| Serial Digital Interface (SDI)                                                                                 | www.national.com/sdi         |                         |                                |  |  |  |
| Temperature Sensors                                                                                            | www.national.com/tempsensors |                         |                                |  |  |  |
| Wireless (PLL/VCO)                                                                                             | www.national.com/wireless    |                         |                                |  |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



Americas Technical Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959

National Semiconductor

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com